SILICON LABS
Any-Frequency Precision Clock Multiplier/Jitter

## Attenuator

## Features

- Generates any frequency from 2 kHz to 945 MHz and select frequencies to 1.4 GHz from an input frequency of 2 kHz to 710 MHz
- Ultra-low jitter clock outputs with jitter generation as low as 300 fs rms ( $12 \mathrm{kHz}-20 \mathrm{MHz}$ )
- Integrated loop filter with selectable loop bandwidth ( 60 Hz to 8.4 kHz )
■ Meets OC-192 GR-253-CORE jitter specifications
- Four clock inputs with manual or automatically controlled hitless switching and phase build-out
- Small size: $14 \times 14 \mathrm{~mm}$ 100-pin TQFP
- Supports holdover and freerun modes of operation
- Five clock outputs with selectable signal format (LVPECL, LVDS, CML, CMOS)
- SONET frame sync switching and regeneration
- Support for ITU G. 709 and custom FEC ratios (253/226, 239/237, 255/238, 255/237, 255/236)
- LOL, LOS, FOS alarm outputs
- Digitally-controlled output phase adjust
- $\mathrm{I}^{2} \mathrm{C}$ or SPI programmable settings
- Pb-free, RoHS compliant


## Applications

- SONET/SDH OC-48/STM-16/OC-■ 192/STM-64 line cards
- GbE/10GbE, 1/2/4/8/10/16G Fibre Channel
- ITU G. 709 and custom FEC line cards
- Wireless basestations

Data converter clocking

- OTN/WDM Muxponder, MSPP,

ROADM line cards

- SONET/SDH + PDH clock
synthesis
- Test and measurement
- Synchronous Ethernet
- Broadcast video


## Description

The Si5368 is a jitter-attenuating precision clock multiplier for applications requiring sub 1 ps rms jitter performance. The Si5368 accepts four clock inputs ranging from 2 kHz to 710 MHz and generates five clock outputs ranging from 2 kHz to 945 MHz and select frequencies to 1.4 GHz . The device provides virtually any frequency translation combination across this operating range. The outputs are divided down separately from a common source. The Si5368 input clock frequency and clock multiplication ratio are programmable through an $I^{2} \mathrm{C}$ or SPI interface. The Si5368 is based on Silicon Laboratories' third-generation DSPLL ${ }^{\circledR}$ technology, which provides any-frequency synthesis and jitter attenuation in a highly integrated PLL solution that eliminates the need for external VCXO and loop filter components. The DSPLL loop bandwidth is digitally programmable, providing jitter performance optimization at the application level. Operating from a single $1.8,2.5$, or 3.3 V supply, the Si5368 is ideal for providing clock multiplication and jitter attenuation in high performance timing applications.



## Table of Contents

Section Page

1. Electrical Specifications ..... 4
2. Typical Phase Noise Performance ..... 17
3. Typical Application Circuits ..... 18
4. Functional Description ..... 20
4.1. External Reference ..... 20
4.2. Further Documentation ..... 21
5. Register Map ..... 22
6. Register Descriptions ..... 25
7. Pin Descriptions: Si5368 ..... 79
8. Ordering Guide ..... 86
9. Package Outline: 100-Pin TQFP ..... 87
10. Recommended PCB Layout ..... 88
11. Top Marking: 100-Pin TQFP ..... 90
11.1. Si5368 Top Marking ..... 90
11.2. Top Marking Explanation ..... 90
Document Change list ..... 91
Contact Information ..... 92

## 1. Electrical Specifications

Table 1. Recommended Operating Conditions ${ }^{1}$

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Ambient Temperature | $\mathrm{T}_{\mathrm{A}}$ |  | -40 | 25 | 85 | C |
| Supply <br> Voltage during <br> Normal Operation | $\mathrm{V}_{\mathrm{DD}}$ | 3.3 V Nominal $^{2}$ | 2.97 | 3.3 | 3.63 | V |
|  |  | 2.5 V Nominal | 2.25 | 2.5 | 2.75 | V |
|  | 1.8 V Nominal | 1.71 | 1.8 | 1.89 | V |  |

## Notes:

1. All minimum and maximum specifications are guaranteed and apply across the recommended operating conditions. Typical values apply at nominal supply voltages and an operating temperature of $25^{\circ} \mathrm{C}$ unless otherwise stated.
2. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V . When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS.

Table 2. DC Characteristics
$\left(V_{D D}=1.8 \pm 5 \%, 2.5 \pm 10 \%\right.$, or $3.3 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-40$ to $\left.85^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Current ${ }^{1,6}$ | IDD | LVPECL Format 622.08 MHz Out All CKOUTs Enabled | - | 394 | 435 | mA |
|  |  | LVPECL Format 622.08 MHz Out 1 CKOUT Enabled | - | 253 | 284 | mA |
|  |  | CMOS Format <br> 19.44 MHz Out <br> All CKOUTs Enabled | - | 278 | 400 | mA |
|  |  | CMOS Format <br> 19.44 MHz Out <br> 1 CKOUT Enabled | - | 229 | 261 | mA |
|  |  | Disable Mode | - | 165 | - | mA |

## Notes:

1. Current draw is independent of supply voltage
2. No under- or overshoot is allowed.
3. LVPECL outputs require nominal VDD $\geq 2.5 \mathrm{~V}$.
4. This is the amount of leakage that the 3-Level inputs can tolerate from an external driver. See Si53xx Family Reference Manual for more details.
5. LVPECL, CML, LVDS and low-swing LVDS measured with Fo $=622.08 \mathrm{MHz}$.
6. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V . When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS.

Table 2. DC Characteristics (Continued)
$\left(V_{D D}=1.8 \pm 5 \%, 2.5 \pm 10 \%\right.$, or $3.3 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ )

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CKINn Input Pins ${ }^{2}$ |  |  |  |  |  |  |
| Input Common Mode Voltage (Input Threshold Voltage) | VICM | $1.8 \vee \pm 5 \%$ | 0.9 | - | 1.4 | V |
|  |  | $2.5 \mathrm{~V} \pm 10 \%$ | 1 | - | 1.7 | V |
|  |  | $3.3 \vee \pm 10 \%$ | 1.1 | - | 1.95 | V |
| Input Resistance | $\mathrm{CKN}_{\text {RIN }}$ | Single-ended | 20 | 40 | 60 | $\mathrm{k} \Omega$ |
| Single-Ended Input <br> Voltage Swing <br> (See Absolute Specs) | $\mathrm{V}_{\text {ISE }}$ | $\mathrm{f}_{\mathrm{CKIN}}<212.5 \mathrm{MHz}$ <br> See Figure 1. | 0.2 | - | - | $\mathrm{V}_{\mathrm{PP}}$ |
|  |  | $\mathrm{f}_{\mathrm{CKIN}}>212.5 \mathrm{MHz}$ <br> See Figure 1. | 0.25 | - | - | $\mathrm{V}_{\mathrm{PP}}$ |
| Differential Input Voltage Swing (See Absolute Specs) | $\mathrm{V}_{\text {ID }}$ | $\mathrm{f}_{\mathrm{CKIN}}<212.5 \mathrm{MHz}$ <br> See Figure 1. | 0.2 | - | - | $\mathrm{V}_{\mathrm{PP}}$ |
|  |  | fCKIN > 212.5 MHz See Figure 1. | 0.25 | - | - | $\mathrm{V}_{\mathrm{PP}}$ |
| Output Clocks (CKOUTn) 3,5,6 |  |  |  |  |  |  |
| Common Mode | $\mathrm{CKO}_{\text {Vcm }}$ | LVPECL $100 \Omega$ load line-to-line | $\mathrm{V}_{\mathrm{DD}}-1.42$ | - | $V_{D D}-1.25$ | V |
| Differential Output Swing | $\mathrm{CKO}_{\mathrm{VD}}$ | LVPECL $100 \Omega$ load line-to-line | 1.1 | - | 1.9 | $\mathrm{V}_{\mathrm{PP}}$ |
| Single Ended Output Swing | $\mathrm{CKO}_{\text {VSE }}$ | LVPECL $100 \Omega$ load line-to-line | 0.5 | - | 0.93 | $V_{P P}$ |
| Differential Output Voltage | $\mathrm{CKO}_{\mathrm{VD}}$ | CML $100 \Omega$ load line-to-line | 350 | 425 | 500 | $m V_{P P}$ |
| Common Mode Output Voltage | $\mathrm{CKO}_{\text {VCM }}$ | CML $100 \Omega$ load line-to-line | - | $V_{D D-0.36}$ | - | V |

Notes:

1. Current draw is independent of supply voltage
2. No under- or overshoot is allowed.
3. LVPECL outputs require nominal VDD $\geq 2.5 \mathrm{~V}$.
4. This is the amount of leakage that the 3-Level inputs can tolerate from an external driver. See Si53xx Family Reference Manual for more details.
5. LVPECL, CML, LVDS and low-swing LVDS measured with Fo $=622.08 \mathrm{MHz}$.
6. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V . When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS.

## Si5368

Table 2. DC Characteristics (Continued)
$\left(\mathrm{V}_{\mathrm{DD}}=1.8 \pm 5 \%, 2.5 \pm 10 \%\right.$, or $3.3 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ )

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Differential Output Voltage | $\mathrm{CKO}_{V \mathrm{~V}}$ | LVDS <br> $100 \Omega$ load line-to-line | 500 | 700 | 900 | $m V_{P P}$ |
|  |  | Low Swing LVDS $100 \Omega$ load line-to-line | 350 | 425 | 500 | $m V_{P P}$ |
| Common Mode Output Voltage | $\mathrm{CKO}_{\mathrm{Vcm}}$ | LVDS $100 \Omega$ load line-to-line | 1.125 | 1.2 | 1.275 | V |
| Differential Output Resistance | $\mathrm{CKO}_{\mathrm{RD}}$ | CML, LVPECL, LVDS | - | 200 | - | $\Omega$ |
| Output Voltage Low | $\mathrm{CKO}_{\text {VoLLH }}$ | CMOS | - | - | 0.4 | V |
| Output Voltage High | CKO ${ }_{\text {VOHLH }}$ | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}=1.71 \mathrm{~V} \\ \text { CMOS } \end{gathered}$ | $0.8 \times V_{\text {D }}$ | - | - | V |
| Output Drive Current (CMOS driving into CKO vol for output low or $\mathrm{CKO}_{\mathrm{voH}}$ for output high. CKOUT+ and CKOUT- shorted externally) | $\mathrm{CKO}_{10}$ | $\begin{gathered} \text { ICMOS[1:0] }=11 \\ V_{D D}=1.8 \mathrm{~V} \end{gathered}$ | - | 7.5 | - | mA |
|  |  | $\begin{gathered} \text { ICMOS[1:0] }=10 \\ V_{D D}=1.8 \mathrm{~V} \end{gathered}$ | - | 5.5 | - | mA |
|  |  | $\begin{gathered} \mathrm{ICMOS}[1: 0]=01 \\ \mathrm{~V}_{\mathrm{DD}}=1.8 \mathrm{~V} \end{gathered}$ | - | 3.5 | - | mA |
|  |  | $\begin{gathered} \mathrm{ICMOS}[1: 0]=00 \\ \mathrm{~V}_{\mathrm{DD}}=1.8 \mathrm{~V} \end{gathered}$ | - | 1.75 | - | mA |
|  |  | $\begin{gathered} \mathrm{ICMOS}[1: 0]=11 \\ \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V} \end{gathered}$ | - | 32 | - | mA |
|  |  | $\begin{gathered} \mathrm{ICMOS}[1: 0]=10 \\ \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V} \end{gathered}$ | - | 24 | - | mA |
|  |  | $\begin{gathered} \mathrm{ICMOS}[1: 0]=01 \\ \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V} \end{gathered}$ | - | 16 | - | mA |
|  |  | $\begin{gathered} \mathrm{ICMOS}[1: 0]=00 \\ \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V} \end{gathered}$ | - | 8 | - | mA |

Notes:

1. Current draw is independent of supply voltage
2. No under- or overshoot is allowed.
3. LVPECL outputs require nominal VDD $\geq 2.5 \mathrm{~V}$.
4. This is the amount of leakage that the 3-Level inputs can tolerate from an external driver. See Si53xx Family Reference Manual for more details.
5. LVPECL, CML, LVDS and low-swing LVDS measured with Fo $=622.08 \mathrm{MHz}$.
6. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V . When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS.

Table 2. DC Characteristics (Continued)
$\left(V_{D D}=1.8 \pm 5 \%, 2.5 \pm 10 \%\right.$, or $3.3 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-40$ to $\left.85^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 2-Level LVCMOS Input Pins |  |  |  |  |  |  |
| Input Voltage Low | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{DD}}=1.71 \mathrm{~V}$ | - | - | 0.5 | V |
|  |  | $\mathrm{V}_{\mathrm{DD}}=2.25 \mathrm{~V}$ | - | - | 0.7 | V |
|  |  | $\mathrm{V}_{\mathrm{DD}}=2.97 \mathrm{~V}$ | - | - | 0.8 | V |
| Input Voltage High | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{DD}}=1.89 \mathrm{~V}$ | 1.4 | - | - | V |
|  |  | $\mathrm{V}_{\mathrm{DD}}=2.25 \mathrm{~V}$ | 1.8 | - | - | V |
|  |  | $\mathrm{V}_{\mathrm{DD}}=3.63 \mathrm{~V}$ | 2.5 | - | - | V |

## Notes:

1. Current draw is independent of supply voltage
2. No under- or overshoot is allowed.
3. LVPECL outputs require nominal VDD $\geq 2.5 \mathrm{~V}$.
4. This is the amount of leakage that the 3-Level inputs can tolerate from an external driver. See Si53xx Family Reference Manual for more details.
5. LVPECL, CML, LVDS and low-swing LVDS measured with Fo $=622.08 \mathrm{MHz}$.
6. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V . When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS.

## Si5368

Table 2. DC Characteristics (Continued)
$\left(\mathrm{V}_{\mathrm{DD}}=1.8 \pm 5 \%, 2.5 \pm 10 \%\right.$, or $3.3 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ )

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 3-Level Input Pins ${ }^{4}$ |  |  |  |  |  |  |
| Input Voltage Low | $\mathrm{V}_{\text {ILL }}$ |  | - | - | $0.15 \times \mathrm{V}_{\mathrm{DD}}$ | V |
| Input Voltage Mid | $\mathrm{V}_{\text {IMM }}$ |  | $\begin{gathered} 0.45 x \\ V_{D D} \end{gathered}$ | - | $0.55 \times \mathrm{V}_{\mathrm{DD}}$ | V |
| Input Voltage High | $\mathrm{V}_{\mathrm{HH}}$ |  | $\begin{gathered} 0.85 \mathrm{x} \\ \mathrm{~V}_{\mathrm{DD}} \end{gathered}$ | - | - | V |
| Input Low Current | IILL | See Note 4 | -20 | - | - | $\mu \mathrm{A}$ |
| Input Mid Current | $\mathrm{I}_{\text {IMM }}$ | See Note 4 | -2 | - | +2 | $\mu \mathrm{A}$ |
| Input High Current | $\mathrm{I}_{\mathrm{HH}}$ | See Note 4 | - | - | 20 | $\mu \mathrm{A}$ |
| LVCMOS Output Pins |  |  |  |  |  |  |
| Output Voltage Low | $\mathrm{V}_{\text {OL }}$ | $\begin{aligned} \mathrm{IO} & =2 \mathrm{~mA} \\ \mathrm{~V}_{\mathrm{DD}} & =1.71 \mathrm{~V} \end{aligned}$ | - | - | 0.4 | V |
| Output Voltage Low |  | $\begin{aligned} I O & =2 \mathrm{~mA} \\ \mathrm{~V}_{\mathrm{DD}} & =2.97 \mathrm{~V} \end{aligned}$ | - | - | 0.4 | V |
| Output Voltage High | $\mathrm{V}_{\mathrm{OH}}$ | $\begin{gathered} 1 \mathrm{O}=-2 \mathrm{~mA} \\ \mathrm{~V}_{\mathrm{DD}}=1.71 \mathrm{~V} \end{gathered}$ | $V_{D D}-0.4$ | - | - | V |
| Output Voltage High |  | $\begin{gathered} \mathrm{IO}=-2 \mathrm{~mA} \\ \mathrm{~V}_{\mathrm{DD}}=2.97 \mathrm{~V} \\ \hline \end{gathered}$ | $\mathrm{V}_{\mathrm{DD}}-0.4$ | - | - | V |

## Notes:

1. Current draw is independent of supply voltage
2. No under- or overshoot is allowed.
3. LVPECL outputs require nominal VDD $\geq 2.5 \mathrm{~V}$.
4. This is the amount of leakage that the 3-Level inputs can tolerate from an external driver. See Si53xx Family Reference Manual for more details.
5. LVPECL, CML, LVDS and low-swing LVDS measured with Fo $=622.08 \mathrm{MHz}$.
6. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V . When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS.

Table 3. AC Specifications
$\left(\mathrm{V}_{\mathrm{DD}}=1.8 \pm 5 \%, 2.5 \pm 10 \%\right.$, or $3.3 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-40$ to $\left.85^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Single-Ended Reference Clock Input Pin XA (XB with cap to GND) |  |  |  |  |  |  |
| Input Resistance | XARIN | RATE[1:0] = LM, MH, ac coupled | - | 12 | - | k $\Omega$ |
| Input Voltage Swing | XA ${ }_{\text {VPP }}$ | RATE[1:0] = LM, MH, ac coupled | 0.5 | - | 1.2 | $\mathrm{V}_{\mathrm{PP}}$ |
| Differential Reference Clock Input Pins (XA/XB) |  |  |  |  |  |  |
| Input Voltage Swing | XA/XB ${ }_{\text {VPP }}$ | RATE[1:0] = LM, MH | 0.5 | - | 2.4 | $\mathrm{V}_{\mathrm{PP}}$ |
| CKINn Input Pins |  |  |  |  |  |  |
| Input Frequency | $\mathrm{CKN}_{\mathrm{F}}$ | Input frequency and clock multiplication ratio determined by programming device PLL dividers. Consult Silicon Laboratories configuration software DSPLLsim or Any-Frequency Precision Clock Family Reference Manual at www.silabs.com/timing (click on Documentation) to determine PLL divider settings for a given input frequency/clock multiplication ratio combination | 0.002 | - | 710 | MHz |
| Input Clock Frequency (CKIN3, CKIN4 used as FSYNC inputs) | $\mathrm{CK}_{\mathrm{F}}$ |  | 0.002 | - | 0.512 | MHz |
| Input Duty Cycle (Minimum Pulse Width) | $\mathrm{CKN}_{\text {DC }}$ | Whichever is smaller (i.e., the 40\% / 60\% limitation applies only to high frequency clocks) | 40 | - | 60 | \% |
|  |  |  | 2 | - | - | ns |
| Input Capacitance | $\mathrm{CKN}_{\mathrm{CIN}}$ |  | - | - | 3 | pF |
| Input Rise/Fall Time | CKN ${ }_{\text {TRF }}$ | $20-80 \%$ <br> See Figure 2 | - | - | 11 | ns |

*Note: Input to output phase skew after an ICAL is not controlled and can assume any value.

## Si5368

Table 3. AC Specifications (Continued)
$\left(V_{D D}=1.8 \pm 5 \%, 2.5 \pm 10 \%\right.$, or $3.3 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-40$ to $\left.85^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CKOUTn Output Pins <br> (See ordering section for speed grade vs frequency limits) |  |  |  |  |  |  |
| Output Frequency (Output not configured for CMOS or Disabled) | $\mathrm{CKO}_{F}$ | N1 $\geq 6$ | 0.002 | - | 945 | MHz |
|  |  | $\mathrm{N} 1=5$ | 970 | - | 1134 | MHz |
|  |  | $\mathrm{N} 1=4$ | 1.213 | - | 1.4 | GHz |
| Maximum Output <br> Frequency in CMOS Format | $\mathrm{CKO}_{F}$ |  | - | - | 212.5 | MHz |
| $\begin{array}{\|l\|} \hline \text { Output Rise/Fall } \\ (20-80 \%) @ \\ 622.08 \mathrm{MHz} \text { output } \end{array}$ | $\mathrm{CKO}_{\text {TRF }}$ | Output not configured for CMOS or Disabled See Figure 2 | - | 230 | 350 | ps |
| $\begin{aligned} & \text { Output Rise/Fall } \\ & (20-80 \%) @ \\ & 212.5 \mathrm{MHz} \text { output } \end{aligned}$ | $\mathrm{CKO}_{\text {TRF }}$ | $\begin{gathered} \text { CMOS Output } \\ V_{\text {DD }}=1.71 \\ \text { C }_{\text {LOAD }}=5 \mathrm{pF} \end{gathered}$ | - | - | 8 | ns |
| $\begin{array}{\|l} \text { Output Rise/Fall } \\ (20-80 \%) @ \\ 212.5 \mathrm{MHz} \text { output } \end{array}$ | $\mathrm{CKO}_{\text {TRF }}$ | $\begin{gathered} \text { CMOS Output } \\ V_{\text {DD }}=2.97 \\ \text { C }_{\text {LOAD }}=5 \mathrm{pF} \end{gathered}$ | - | - | 2 | ns |
| Output Duty Cycle Uncertainty @ 622.08 MHz | $\mathrm{CKO}_{\text {DC }}$ | $100 \Omega$ Load Line-to-Line Measured at 50\% Point (Not for CMOS) | - | - | $\pm 40$ | ps |

LVCMOS Input Pins

| Minimum Reset Pulse <br> Width | $\mathrm{t}_{\text {RSTMN }}$ |  | 1 |  |  | $\mu \mathrm{~s}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Reset to Microproces- <br> sor Access Ready | $\mathrm{t}_{\text {READY }}$ |  |  |  | 10 | ms |
| Input Capacitance | $\mathrm{C}_{\text {in }}$ |  | - | - | 3 | pF |

LVCMOS Output Pins

| Rise/Fall Times | $t_{\text {RF }}$ | $C_{\text {LOAD }}=20 \mathrm{pf}$ <br> See Figure 2 | - | 25 | - | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LOSn Trigger Window | LOS $_{\text {TRIG }}$ | From last CKINn $\uparrow$ to $\downarrow$ Internal detection of LOSn N3 $=1$ | - | - | $4.5 \times \mathrm{N} 3$ | $\mathrm{T}_{\text {CKIN }}$ |
| Time to Clear LOL after LOS Cleared | $\mathrm{t}_{\text {CLRLOL }}$ | $\begin{gathered} \downarrow \text { LOS to } \downarrow \text { LOL } \\ \text { Fold }=\text { Fnew } \\ \text { Stable } \mathrm{Xa} / \mathrm{XB} \text { reference } \end{gathered}$ | - | 10 | - | ms |

*Note: Input to output phase skew after an ICAL is not controlled and can assume any value.

Table 3. AC Specifications (Continued)
( $\mathrm{V}_{\mathrm{DD}}=1.8 \pm 5 \%, 2.5 \pm 10 \%$, or $3.3 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ )

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Device Skew |  |  |  |  |  |  |
| Output Clock Skew | $\mathrm{t}_{\text {SKEW }}$ | $\uparrow$ of CKOUTn to $\uparrow$ of CKOUT_m, CKOUTn and CKOUT_m at same frequency and signal format <br> PHASEOFFSET $=0$ <br> CKOUT_ALWAYS_ON $=1$ $\text { SQ ICAL }=1$ | - | - | 100 | ps |
| Phase Change due to Temperature Variation* | $t_{\text {TEMP }}$ | Max phase changes from $-40 \text { to }+85^{\circ} \mathrm{C}$ | - | 300 | 500 | ps |
| PLL Performance$\text { (fin = fout = } 622.08 \mathrm{MHz} ; \text { BW = } 120 \mathrm{~Hz} \text {; LVPECL) }$ |  |  |  |  |  |  |
| Lock Time | tLOCKMP | Start of ICAL to $\downarrow$ of LOL | - | 35 | 1200 | ms |
| Output Clock Phase Change | $t_{\text {P_STEP }}$ | After clock switch $\mathrm{f} 3 \geq 128 \mathrm{kHz}$ | - | 200 | - | ps |
| Closed Loop Jitter Peaking | $J_{\text {PK }}$ |  | - | 0.05 | 0.1 | dB |
| Jitter Tolerance | $\mathrm{J}_{\text {TOL }}$ | Jitter Frequency $\geq$ Loop Bandwidth | 5000/BW | - | - | ns pk-pk |
| Phase Noise fout $=622.08 \mathrm{MHz}$ | $\mathrm{CKO}_{\text {PN }}$ | 1 kHz Offset | - | -106 | - | dBc/Hz |
|  |  | 10 kHz Offset | - | -121 | - | $\mathrm{dBc} / \mathrm{Hz}$ |
|  |  | 100 kHz Offset | - | -132 | - | dBc/Hz |
|  |  | 1 MHz Offset | - | -132 | - | dBc/Hz |
| Spurious Noise | SP ${ }_{\text {SPUR }}$ | $\begin{gathered} \text { Max spur @ nx F3 } \\ (n \geq 1, n \times F 3<100 \mathrm{MHz}) \end{gathered}$ | - | -93 | -70 | dBc |

*Note: Input to output phase skew after an ICAL is not controlled and can assume any value.

## Si5368

Table 4. Microprocessor Control
( $\mathrm{V}_{\mathrm{DD}}=1.8 \pm 5 \%, 2.5 \pm 10 \%$, or $3.3 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ )

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $1^{2} \mathrm{C}$ Bus Lines (SDA, SCL) |  |  |  |  |  |  |
| Input Voltage Low | $\mathrm{VIL}_{12 \mathrm{C}}$ |  | - | - | $0.25 \times \mathrm{V}_{\mathrm{DD}}$ | V |
| Input Voltage High | $\mathrm{VIH}_{12 \mathrm{C}}$ |  | $0.7 \times \mathrm{V}_{\mathrm{DD}}$ | - | $V_{D D}$ | V |
| Hysteresis of Schmitt trigger inputs | VHYS ${ }_{\text {I2C }}$ | $\mathrm{V}_{\mathrm{DD}}=1.8 \mathrm{~V}$ | $0.1 \times \mathrm{V}_{\mathrm{DD}}$ | - | - | V |
|  |  | $\mathrm{V}_{\mathrm{DD}}=2.5$ or 3.3 V | $0.05 \times \mathrm{V}_{\mathrm{DD}}$ | - | - | V |
| Output Voltage Low | $\mathrm{VOL}_{12 \mathrm{C}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=1.8 \mathrm{~V} \\ & 10=3 \mathrm{~mA} \end{aligned}$ | - | - | $0.2 \times \mathrm{V}_{\mathrm{DD}}$ | V |
|  |  | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}=2.5 \text { or } 3.3 \mathrm{~V} \\ \mathrm{IO}=3 \mathrm{~mA} \end{gathered}$ | - | - | 0.4 | V |

Table 4. Microprocessor Control (Continued)
( $\mathrm{V}_{\mathrm{DD}}=1.8 \pm 5 \%, 2.5 \pm 10 \%$, or $3.3 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ )

| Parameter | Symbol | Test Condition |  | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SPI Specifications |  |  |  |  |  |  |  |
| Duty Cycle, SCLK | $\mathrm{t}_{\mathrm{DC}}$ | SCLK = 10 MHz | 40 | - | 60 | $\%$ |  |
| Cycle Time, SCLK | $\mathrm{t}_{\mathrm{c}}$ |  | 100 | - | - | ns |  |
| Rise Time, SCLK | $\mathrm{t}_{\mathrm{r}}$ | $20-80 \%$ | - | - | 25 | ns |  |
| Fall Time, SCLK | $\mathrm{t}_{\mathrm{f}}$ | $20-80 \%$ | - | - | 25 | ns |  |
| Low Time, SCLK | $\mathrm{t}_{\mathrm{sc}}$ | $20-20 \%$ | 30 | - | - | ns |  |
| High Time, SCLK | $\mathrm{t}_{\mathrm{hsc}}$ | $80-80 \%$ | 30 | - | - | ns |  |
| Delay Time, SCLK Fall <br> to SDO Active | $\mathrm{t}_{\mathrm{d} 1}$ |  | - | - | 25 | ns |  |
| Delay Time, SCLK Fall <br> to SDO Transition | $\mathrm{t}_{\mathrm{d} 2}$ |  | - | - | 25 | ns |  |
| Delay Time, SS Rise <br> to SDO Tri-state | $\mathrm{t}_{\mathrm{d} 3}$ |  | - | - | 25 | ns |  |
| Setup Time, SS to <br> SCLK Fall | $\mathrm{t}_{\text {su1 }}$ |  | 25 | - | - | ns |  |
| Hold Time, SS to <br> SCLK Rise | $\mathrm{t}_{\mathrm{h} 1}$ |  | 20 | - | - | ns |  |
| Setup Time, SDI to <br> SCLK Rise | $\mathrm{t}_{\text {su2 }}$ |  | 25 | - | - | ns |  |
| Hold Time, SDI to <br> SCLK Rise | $\mathrm{t}_{\mathrm{h} 2}$ |  | 20 | - | - | ns |  |
| Delay Time between <br> Slave Selects | $\mathrm{t}_{\mathrm{cs}}$ |  | - | - | ns |  |  |

Table 5. Jitter Generation

| Parameter | Symbol | Test Condition* |  | Min | Typ | Max | GR-253Specification | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Measurement Filter | $\begin{gathered} \text { DSPLL } \\ \mathrm{BW}^{2} \end{gathered}$ |  |  |  |  |  |
| Jitter Gen OC-192 | JGEN | $0.02-80 \mathrm{MHz}$ | 120 Hz | - | 4.2 | 6.2 | 30 | $\mathrm{ps}_{\text {PP }}$ |
|  |  |  |  | - | . 27 | 0.42 | N/A | $\mathrm{ps}_{\text {rms }}$ |
|  |  | 4-80 MHz | 120 Hz | - | 3.7 | 6.4 | 10 | pspp |
|  |  |  |  | - | . 14 | 0.31 | N/A | ps ${ }_{\text {rms }}$ |
|  |  | $0.05-80 \mathrm{MHz}$ | 120 Hz | - | 4.4 | 6.9 | 10 | pspp |
|  |  |  |  | - | . 26 | 0.41 | 1.0 | ps ${ }_{\text {rms }}$ |
| Jitter Gen OC-48 | JGEN | $0.12-20 \mathrm{MHz}$ | 120 Hz | - | 3.5 | 5.4 | 40.2 | pspp |
|  |  |  |  | - | . 27 | 0.41 | 4.02 | ps rms |
| *Note: Test conditions: <br> 1. $\mathrm{fIN}=\mathrm{fOUT}=622.08 \mathrm{MHz}$ <br> 2. Clock input: LVPECL <br> 3. Clock output: LVPECL <br> 4. PLL bandwidth: 120 Hz <br> 5. 114.285 MHz 3rd OT crystal used as $\mathrm{XA} / \mathrm{XB}$ input <br> 6. $V_{D D}=2.5 \mathrm{~V}$ <br> 7. $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$ <br> 8. Jitter integration bands include low-pass ( $-20 \mathrm{~dB} / \mathrm{Dec}$ ) and hi-pass ( $-60 \mathrm{~dB} / \mathrm{Dec}$ ) roll-offs per Telecordia GR-253-CORE. |  |  |  |  |  |  |  |  |

Table 6. Thermal Characteristics
$\left(\mathrm{V}_{\mathrm{DD}}=1.8 \pm 5 \%, 2.5 \pm 10 \%\right.$, or $3.3 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ )

| Parameter | Symbol | Test Condition | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Thermal Resistance Junction to Ambient | $\theta_{\mathrm{JA}}$ | Still Air | 31 | $\mathrm{C}^{\circ} / \mathrm{W}$ |

Table 7. Absolute Maximum Limits

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC Supply Voltage | $V_{D D}$ |  | -0.5 | - | 3.8 | V |
| LVCMOS Input Voltage | $\mathrm{V}_{\text {DIG }}$ |  | -0.3 |  | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| CKINn Voltage Level Limits | $\mathrm{CKN}_{\text {VIN }}$ |  | 0 | - | $V_{D D}$ | V |
| XA/XB Voltage Level Limits | XA VIN |  | 0 | - | 1.2 | V |
| Operating Junction Temperature | $\mathrm{T}_{\text {JCT }}$ |  | -55 | - | 150 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $\mathrm{T}_{\text {STG }}$ |  | -55 | - | 150 | ${ }^{\circ} \mathrm{C}$ |
| ESD HBM Tolerance ( $100 \mathrm{pF}, 1.5 \mathrm{k} \Omega$ ); All pins except CKIN+/CKIN- |  |  | 2 | - | - | kV |
| ESD MM Tolerance; All pins except CKIN+/CKIN- |  |  | 150 | - | - | V |
| ESD HBM Tolerance <br> ( $100 \mathrm{pF}, 1.5 \mathrm{k}$ ) ; CKIN+/CKIN- |  |  | 700 | - | - | V |
| ESD MM Tolerance; CKIN+/CKIN- |  |  | 100 | - | - | V |
| Latch-up Tolerance |  |  | JESD78 Compliant |  |  |  |

Note: Permanent device damage may occur if the Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions specified in the operations sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability.


Figure 1. Differential Voltage Characteristics

CKIN, CKOUT


Figure 2. Rise/Fall Time Characteristics

Si5368

## 2. Typical Phase Noise Performance



Figure 3. Typical Phase Noise Plot

Table 8. RMS Jitter by Band

| Jitter Band | Jitter, RMS |
| :--- | :---: |
| SONET_OC48, 12 kHz to 20 MHz | 249 fs |
| SONET_OC192_A, 20 kHz to 80 MHz | 274 fs |
| SONET_OC192_B, 4 MHz to 80 MHz | 166 fs |
| SONET_OC192_C, 50 kHz to 80 MHz | 267 fs |
| Brick Wall_800 Hz to 80 MHz | 274 fs |

*Note: Jitter integration bands include low-pass (-20 dB/Dec) and hi-pass (-60 dB/Dec) roll-offs per Telecordia GR-253-CORE.

## 3. Typical Application Circuits



Figure 4. Si5368 Typical Application Circuit ( $\mathbf{I}^{2} \mathrm{C}$ Control Mode)


Figure 5. Si5368 Typical Application Circuit (SPI Control Mode)

## 4. Functional Description

The Si5368 is a jitter-attenuating precision clock multiplier for applications requiring sub 1 ps rms jitter performance. The Si5368 accepts four clock inputs ranging from 2 kHz to 710 MHz and generates five clock outputs ranging from 2 kHz to 945 MHz and select frequencies to 1.4 GHz . The device provides virtually any frequency translation combination across this operating range. Independent dividers are available for every input clock and output clock, so the Si5368 can accept input clocks at different frequencies and it can generate output clocks at different frequencies. The Si5368 input clock frequency and clock multiplication ratio are programmable through an $I^{2} \mathrm{C}$ or SPI interface. Optionally, the fifth clock output can be configured as a 2 to 512 kHz SONET/SDH frame synchronization output that is phase aligned with one of the high-speed output clocks. Silicon Laboratories offers a PC-based software utility, DSPLLsim, that can be used to determine the optimum PLL divider settings for a given input frequency/clock multiplication ratio combination that minimizes phase noise and power consumption. This utility can be downloaded from http://www.silabs.com/timing (click on Documentation).
The Si5368 is based on Silicon Laboratories' 3rd-generation DSPLL ${ }^{\circledR}$ technology, which provides any-frequency synthesis and jitter attenuation in a highly integrated PLL solution that eliminates the need for external VCXO and loop filter components. The Si5368 PLL loop bandwidth is digitally programmable and supports a range from 60 Hz to 8.4 kHz . The DSPLLsim software utility can be used to calculate valid loop bandwidth settings for a given input clock frequency/clock multiplication ratio.
The Si5368 supports hitless switching between input clocks in compliance with GR-253-CORE and GR-1244CORE that greatly minimizes the propagation of phase transients to the clock outputs during an input clock transition (<200 ps typ). Manual, automatic revertive and non-revertive input clock switching options are available. The Si5368 monitors the four input clocks for loss-of-signal and provides a LOS alarm when it detects missing pulses on any of the four input clocks. The device monitors the lock status of the PLL. The lock detect algorithm works by continuously monitoring the phase of the input clock in relation to the phase of the feedback clock. The Si5368 monitors the frequency of CKIN1, CKIN2, CKIN3, and CKIN4 with respect to a selected reference frequency and generates a frequency offset alarm (FOS) if the threshold is exceeded. This FOS feature is available for SONET applications in which both the monitored frequency on CKIN1, CKIN3, and CKIN4 and the reference frequency are integer multiples of 19.44 MHz . Both Stratum 3/3E and SONET Minimum Clock (SMC) FOS thresholds are supported.
The Si5368 provides a digital hold capability that allows the device to continue generation of a stable output clock when the selected input reference is lost. During digital hold, the DSPLL generates an output frequency based on a historical average that existed a fixed amount of time before the error event occurred, eliminating the effects of phase and frequency transients that may occur immediately preceding digital hold.
Fine phase adjustment is available and is set using the FLAT register bits. The nominal range and resolution of the FLAT[14:0] latency adjustment word are: $\pm 110 \mathrm{ps}$ and 3 ps , respectively.
The Si5368 has five differential clock outputs. The electrical format of the clock outputs is programmable to support LVPECL, LVDS, CML, or CMOS loads. If not required, unused clock outputs can be powered down to minimize power consumption. The phase difference between the selected input clock and the output clocks is adjustable in 200 ps increments for system skew control. In addition, the phase of one output clock may be adjusted in relation to the phase of the other output clock. The resolution varies from 800 ps to 2.2 ns depending on the PLL divider settings. Consult the DSPLLsim configuration software to determine the phase offset resolution for a given input clock/clock multiplication ratio combination. For system-level debugging, a bypass mode is available which drives the output clock directly from the input clock, bypassing the internal DSPLL. The device is powered by a single 1.8 , 2.5 , or 3.3 V supply.

### 4.1. External Reference

An external, 38.88 MHz clock or a low-cost 114.285 MHz 3rd overtone crystal is used as part of a fixed-frequency oscillator within the DSPLL. This external reference is required for the device to operate. Silicon Laboratories recommends using a high-quality crystal. Specific recommendations may be found in the Family Reference Manual. An external clock from a high-quality OCXO or TCXO can also be used as a reference for the device.
In digital hold, the DSPLL remains locked to this external reference. Any changes in the frequency of this reference when the DSPLL is in digital hold, will be tracked by the output of the device. Note that crystals can have temperature sensitivities.

### 4.2. Further Documentation

Consult the Silicon Laboratories Any-Frequency Precision Clock Family Reference Manual (FRM) for detailed information about the Si5368. Additional design support is available from Silicon Laboratories through your distributor.
Silicon Laboratories has developed a PC-based software utility called DSPLLsim to simplify device configuration, including frequency planning and loop bandwidth selection. The FRM and this utility can be downloaded from http://www.silabs.com/timing; click on Documentation.

## Si5368

## 5. Register Map

All register bits that are not defined in this map should always be written with the specified Reset Values. The writing to these bits of values other than the specified Reset Values may result in undefined device behavior. Registers not listed, such as Register 64, should never be written to.

| Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 |  | FREE_RUN | CKOUT_ ALWAYS_ ON |  | $\begin{aligned} & \text { CK_CON- } \\ & \text { FIG_REG } \end{aligned}$ |  | $\begin{gathered} \text { BYPASS_ } \\ \text { REG } \end{gathered}$ |  |
| 1 | CK_PRIOR4 [1:0] |  | CK_PRIOR3 [1:0] |  | CK_PRIOR2 [1:0] |  | CK_PRIOR1 [1:0] |  |
| 2 | BWSEL_REG [3:0] |  |  |  |  |  |  |  |
| 3 | CKSEL_REG [1:0] |  | DHOLD | SQ_ICAL |  |  |  |  |
| 4 | AUTOSEL_REG [1:0] |  | HIST_DEL [4:0] |  |  |  |  |  |
| 5 | ICMOS [1:0] |  | SFOUT2_REG [2:0] |  |  | SFOUT1_REG [2:0] |  |  |
| 6 |  |  | SFOUT4_REG [2:0] |  |  | SFOUT3_REG [2:0] |  |  |
| 7 |  |  | SFOUT5_REG [2:0] |  |  | FOSREFSEL [2:0] |  |  |
| 8 | HLOG_4 [1:0] |  | HLOG_3 [1:0] |  | HLOG_2 [1:0] |  | HLOG_1 [1:0] |  |
| 9 | HIST_AVG [4:0] |  |  |  |  |  | HLOG_5 [1:0] |  |
| 10 |  |  | $\begin{gathered} \text { DSBL5- } \\ \text { REG } \end{gathered}$ |  | $\begin{gathered} \text { DSBL4- } \\ \text { REG } \end{gathered}$ | $\begin{gathered} \text { DSBL3_ } \\ \text { REG } \end{gathered}$ | $\begin{gathered} \text { DSBL2_ } \\ \text { REG } \end{gathered}$ | $\begin{gathered} \text { DSBL1 } \\ \text { REG } \end{gathered}$ |
| 11 | ALIGN_THR [2:0] |  |  |  | PD_CK4 | PD_CK3 | PD_CK2 | PD_CK1 |
| 12 | FPW_VALID | FSYNC ALIGN_REG | FSYNC_ ALIGN MODE | FSYNC SWTCH_ REG | $\begin{aligned} & \text { FSKEW_- } \\ & \text { VALID } \end{aligned}$ | $\begin{gathered} \text { FSYNC- } \\ \text { SKEW } \\ {[16: 16]} \end{gathered}$ | FSYNC_PW [9:8] |  |
| 13 | FSYNC_PW [7:0] |  |  |  |  |  |  |  |
| 14 | FSYNC_SKEW [15:8] |  |  |  |  |  |  |  |
| 15 | FSYNC_SKEW [7:0] |  |  |  |  |  |  |  |
| 16 | CLAT [7:0] |  |  |  |  |  |  |  |
| 17 | FLAT_VALID | FLAT [14:8] |  |  |  |  |  |  |
| 18 | FLAT [7:0] |  |  |  |  |  |  |  |
| 19 | FOS_EN | FOS_THR [1:0] |  | VALTIME [1:0] |  | LOCKT [2:0] |  |  |
| 20 |  |  | ALRMOUT_PIN | $\begin{gathered} \text { CK3_BAD_ } \\ \text { PIN } \end{gathered}$ | $\begin{aligned} & \text { CK2_BAD_ } \\ & \text { PIN } \end{aligned}$ | $\begin{gathered} \text { CK1_BAD_ } \\ \text { PIN } \end{gathered}$ | LOL_PIN | INT_PIN |
| 21 | $\begin{gathered} \text { INCDEC_ } \\ \text { PIN } \end{gathered}$ |  | FSYNC ALIGN_PIN | $\begin{gathered} \text { CK4_ACT- } \\ \text { V_PIN } \end{gathered}$ | $\begin{gathered} \text { CK3_ACT- } \\ \text { V_PIN } \end{gathered}$ | $\begin{gathered} \text { CK2_ACT- } \\ \text { V_PIN } \end{gathered}$ | $\begin{gathered} \text { CK1_ACT- } \\ \text { V_PIN } \end{gathered}$ | CKSEL_PIN |
| 22 | FSYNC ALIGN_POL | $\begin{gathered} \text { FSYNC_ } \\ \text { POL } \end{gathered}$ |  | FSYNCOUT_POL | $\frac{\text { CK_ACTV_ }}{\frac{\text { POL }}{}}$ | $\begin{gathered} \mathrm{CK}_{1} \mathrm{BAD} \\ \text { POL } \end{gathered}$ | LOL_POL | INT_POL |


| Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 23 |  |  |  | LOS4_MSK | LOS3_MSK | LOS2_MSK | LOS1_MSK | LOSX_MSK |
| 24 |  |  | ALIGN_MSK | FOS4_MSK | FOS3_MSK | FOS2_MSK | FOS1_MSK | LOL_MSK |
| 25 | N1_HS [2:0] |  |  |  | NC1_LS [19:16] |  |  |  |
| 26 | NC1_LS [15:8] |  |  |  |  |  |  |  |
| 27 | NC1_LS [7:0] |  |  |  |  |  |  |  |
| 28 |  |  |  |  | NC2_LS [19:16] |  |  |  |
| 29 | NC2_LS [15:8] |  |  |  |  |  |  |  |
| 30 | NC2_LS [7:0] |  |  |  |  |  |  |  |
| 31 |  |  |  |  | NC3_LS [19:16] |  |  |  |
| 32 | NC3_LS [15:8] |  |  |  |  |  |  |  |
| 33 | NC3_LS [7:0] |  |  |  |  |  |  |  |
| 34 |  |  |  |  | NC4_LS [19:16] |  |  |  |
| 35 | NC4_LS [15:8] |  |  |  |  |  |  |  |
| 36 | NC4_LS [7:0] |  |  |  |  |  |  |  |
| 37 |  |  |  |  | NC5_LS [19:16] |  |  |  |
| 38 | NC5_LS [15:8] |  |  |  |  |  |  |  |
| 39 | NC5_LS [7:0] |  |  |  |  |  |  |  |
| 40 | N2_HS [2:0] |  |  |  | N2_LS [19:16] |  |  |  |
| 41 | N2_LS [15:8] |  |  |  |  |  |  |  |
| 42 | N2_LS [7:0] |  |  |  |  |  |  |  |
| 43 |  |  |  |  |  |  | N31_ [18:16] |  |
| 44 | N31_[15:8] |  |  |  |  |  |  |  |
| 45 | N31_ [7:0] |  |  |  |  |  |  |  |
| 46 |  |  |  |  |  |  | N32_ [18:16] |  |
| 47 | N31_ [15:8] |  |  |  |  |  |  |  |
| 48 | N32_[7:0] |  |  |  |  |  |  |  |
| 49 |  |  |  |  |  |  | N33_[18:16] |  |
| 50 | N33_[15:8] |  |  |  |  |  |  |  |
| 51 | N33_[7:0] |  |  |  |  |  |  |  |
| 52 |  |  |  |  |  |  | N34_[18:16] |  |
| 53 | N34_[15:8] |  |  |  |  |  |  |  |

Si5368

| Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 54 | N34_[7:0] |  |  |  |  |  |  |  |
| 55 |  |  | CLKIN2RATE_[2:0] |  |  | CLKIN1RATE[2:0] |  |  |
| 56 |  |  | CLKIN4RATE_[2:0] |  |  | CLKIN3RATE[2:0] |  |  |
| 128 |  |  |  |  | $\begin{gathered} \text { CK4_ACT- } \\ \text { V_REG } \end{gathered}$ | $\begin{gathered} \text { CK3_ACT- } \\ \text { V_REG } \end{gathered}$ | $\begin{gathered} \text { CK2_ACT- } \\ \text { V_REG } \end{gathered}$ | $\begin{gathered} \text { CK1_ACT- } \\ \text { V_REG } \end{gathered}$ |
| 129 |  |  |  | LOS4_INT | LOS3_INT | LOS2_INT | LOS1_INT | LOSX_INT |
| 130 | CLATPROGRESS | DIGHOLDVALID | ALIGN_INT | FOS4_INT | FOS3_INT | FOS2_INT | FOS1_INT | LOL_INT |
| 131 |  |  |  | LOS4_FLG | LOS3_FLG | LOS2_FLG | LOS1_FLG | LOSX_FLG |
| 132 |  | ALIGN_FLG | FOS4_FLG | FOS3_FLG | FOS2_FLG | FOS1_FLG | LOL_FLG | $\begin{gathered} \text { AIGN_ERR } \\ {[8: 8]} \end{gathered}$ |
| 133 | ALIGN_ERR [7:0] |  |  |  |  |  |  |  |
| 134 | PARTNUM_RO [11:4] |  |  |  |  |  |  |  |
| 135 | PARTNUM_RO [3:0] |  |  |  | REVID_RO [3:0] |  |  |  |
| 136 | RST_REG | ICAL |  |  |  |  |  |  |
| 138 |  |  |  |  | $\underset{[1: 1]}{\text { LOS4_EN }}$ | $\underset{[1: 1]}{\text { LOS3_EN }}$ | $\underset{[1: 1]}{\text { LOS2_EN }}$ | $\underset{[1: 1]}{\text { LOS1_EN }}$ |
| 139 | $\begin{gathered} \text { LOS4_EN } \\ {[0: 0]} \end{gathered}$ | $\begin{gathered} \text { LOS3_EN } \\ {[0: 0]} \end{gathered}$ | $\begin{gathered} \text { LOS2_EN } \\ {[0: 0]} \end{gathered}$ | $\begin{gathered} \text { LOS1_EN } \\ {[0: 0]} \end{gathered}$ | FOS4_EN | FOS3_EN | FOS2_EN | FOS1_EN |
| 140 | INDEPENDENTSKEW1 [7:0] |  |  |  |  |  |  |  |
| 141 | INDEPENDENTSKEW2 [7:0] |  |  |  |  |  |  |  |
| 142 | INDEPENDENTSKEW3 [7:0] |  |  |  |  |  |  |  |
| 143 | INDEPENDENTSKEW4 [7:0] |  |  |  |  |  |  |  |
| 144 | INDEPENDENTSKEW5 [7:0] |  |  |  |  |  |  |  |

## 6. Register Descriptions

## Register 0.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  | FREE_- <br> RUN | CKOUT_- <br> ALWAYS_ON |  | CK_CON- <br> FIG_REG |  | BYPASS_- <br> REG |  |
| Type | $R$ | R/W | R/W | $R$ | R/W | $R$ | R/W | $R$ |

Reset value $=00010100$

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7 | Reserved |  |
| 6 | FREE_RUN | Free Run. <br> Internal to the device, route XA/XB to CKIN2. This allows the device to lock to its external reference. <br> 0: Disable Free Run <br> 1: Enable |
| 5 | CKOUT <br> ALWAYS_ON | CKOUT Always On. <br> This will bypass the SQ_ICAL function. Output will be available even if SQ_ICAL is on and ICAL is not complete or successful. See Table 9. <br> 0: Squelch output until part is calibrated (ICAL). <br> 1: Provide an output. Note: The frequency may be significantly off until the part is calibrated. |
| 4 | Reserved |  |
| 3 | $\begin{aligned} & \text { CK_CON- } \\ & \text { FIG_REG } \end{aligned}$ | CK_CONFIG_REG. <br> This bit controls the input clock configuration for either normal CLKIN function or FSYNC operation. Whenever CK_CONFIG_REG $=1$, FSYNC_ALIGN_MODE must not be set to 1. <br> 0: CKIN_1, 2, 3, 4 inputs do not have a synchronized relationship. CLKOUT5 is an independent output. There is no FSYNCOUT. <br> 1: CKIN_1, 3 and CKIN_2, 4 Clock/FSYNC pairs. CKOUT5 is configured as the FSYNC output. |
| 2 | Reserved |  |
| 1 | $\begin{gathered} \text { BYPASS_ } \\ \text { REG } \end{gathered}$ | Bypass Register. <br> This bit enables or disables the PLL bypass mode. Use is only valid when the part is in digital hold or before the first ICAL. <br> 0: Normal operation <br> 1: Bypass mode. Selected input clock is connected to CKOUT buffers, bypassing PLL. Bypass mode does not support CMOS clock outputs. |
| 0 | Reserved |  |

## Register 1.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | CK_PRIOR4 [1:0] |  | CK_PRIOR3 [1:0] |  | CK_PRIOR2 [1:0] |  | CK_PRIOR1 [1:0] |  |
| Type | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

Reset value $=11100100$

| Bit | Name | Function |
| :--- | :--- | :--- |
| 7:6 | CK_PRIOR4 [1:0] | Selects which of the input clocks will be 4th priority in the autoselection state <br> machine. <br> 00: CKIN1 is 4th priority <br> 01: CKIN2 is 4th priority <br> 10: CKIN3 is 4th priority <br> 11: CKIN4 is 4th priority |
| $5: 4$ | CK_PRIOR3 [1:0] | Selects which of the input clocks will be 3rd priority in the autoselection state <br> machine. <br> 00: CKIN1 is 3rd priority <br> 01: CKIN2 is 3rd priority <br> 10: CKIN3 is 3rd priority <br> 11: CKIN4 is 3rd priority |
| $3: 2$ | CK_PRIOR2 [1:0] | CK_PRIOR 2. <br> Selects which of the input clocks will be 2nd priority in the autoselection state <br> machine. <br> 00: CKIN1 is 2nd priority <br> 01: CKIN2 is 2nd priority <br> 10: CKIN3 is 2nd priority <br> 11: CKIN4 is 2nd priority |
| $1: 0$ | CK_PRIOR1 [1:0] | CK_PRIOR 1. <br> Selects which of the input clocks will be 1st priority in the autoselection state <br> machine. <br> 00: CKIN1 is 1st priority <br> 01: CKIN2 is 1st priority <br> 10: CKIN3 is 1st priority <br> 11: CKIN4 is 1st priority |

## Register 2.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | BWSEL_REG [3:0] |  |  |  |  |  |  |
| Type | R/W |  |  |  | $R$ | $R$ | $R$ |
| $R$ |  |  |  |  |  |  |  |

Reset value $=01000010$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 4$ | BWSEL_REG [3:0] | BWSEL_REG. <br> Selects nominal f3dB bandwidth for PLL. See the DSPLLsim for settings. After <br> BWSEL_REG is written with a new value, an ICAL is required for the change to take <br> effect. |
| 3:0 | Reserved |  |

## Register 3.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | CKSEL_REG [1:0] |  | DHOLD | SQ_ICAL |  |  |  |  |
| Type | R/W |  | R/W | R/W | $R$ | $R$ | $R$ | $R$ |

Reset value $=00000101$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 6$ | CKSEL_REG [1:0] | $\begin{array}{l}\text { CKSEL_REG. } \\ \text { If the device is operating in manual register-based clock selection mode } \\ \text { (AUTOSEL_REG = 00), and CKSEL_PIN = 0, then these bits select which input } \\ \text { clock will be the active input clock. If CKSEL_PIN = 1, the CKSEL[1:0] input pins } \\ \text { continue to control clock selection and CKSEL_REG is of no consequence. } \\ \text { 00: CKIN_1 selected. } \\ \text { 01: CKIN_2 selected. } \\ \text { 10: CKIN_3 selected. } \\ \text { 11: CKIN_4 selected. }\end{array}$ |
| 5 | DHOLD | $\begin{array}{l}\text { DHOLD. } \\ \text { Forces the part into digital hold. This bit overrides all other manual and automatic } \\ \text { clock selection controls. }\end{array}$ |
| 0: Normal operation. |  |  |
| 1: Force digital hold mode. Overrides all other settings and ignores the quality of all |  |  |
| of the input clocks. |  |  |$]$| SQ_ICAL. |
| :--- |
| This bit determines if the output clocks will remain enabled or be squelched (dis- |
| abled) during an internal calibration. See Table 9. |
| 0: Output clocks enabled during ICAL. |
| 1: Output clocks disabled during ICAL. |

## Register 4.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | D0 | Name |
| :---: |
| AUTOSEL_REG [1:0] |
| Type |

Reset value $=00010010$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 6$ | AUTOSEL_REG [1:0] | AUTOSEL_REG [1:0]. <br> Selects method of input clock selection to be used. <br> 00: Manual (either register or pin controlled. See CKSEL_PIN). <br> 01: Automatic Non-Revertive <br> 10: Automatic Revertive <br> 11: Reserved |
| 5 | Reserved | HIST_DEL [4:0]. <br> Selects amount of delay to be used in generating the history information <br> MHIST, the value of M used during Digital Hold. |
| $4: 0$ | HIST_DEL [4:0] |  |

## Register 5.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | ICMOS [1:0] |  | SFOUT2_REG [2:0] |  |  | SFOUT1_REG [2:0] |  |  |
| Type | R/W |  | R/W |  |  | R/W |  |  |

Reset value = 11101101

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:6 | ICMOS [1:0] | ICMOS [1:0]. <br> When the output buffer is set to CMOS mode, these bits determine the output buffer drive strength. The first number below refers to 3.3 V operation; the second to 1.8 V operation. These values assume CKOUT+ is tied to CKOUT-. <br> 00: $8 \mathrm{~mA} / 2 \mathrm{~mA}$ <br> 01: $16 \mathrm{~mA} / 4 \mathrm{~mA}$ <br> 10: $24 \mathrm{~mA} / 6 \mathrm{~mA}$ <br> 11: $32 \mathrm{~mA}(3.3 \mathrm{~V}$ operation) $/ 8 \mathrm{~mA}$ (1.8 V operation) |
| 5:3 | $\begin{aligned} & \text { SFOUT2- } \\ & \text { REG [2:0] } \end{aligned}$ | SFOUT2_REG [2:0]. <br> Controls output signal format and disable for CKOUT2 output buffer. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V . When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS. <br> 000: Reserved <br> 001: Disable <br> 010: CMOS (Bypass mode not supported.) <br> 011: Low swing LVDS <br> 100: Reserved <br> 101: LVPECL <br> 110: CML <br> 111: LVDS |
| 2:0 | SFOUT1 REG [2:0] | SFOUT1_REG [2:0]. <br> Controls output signal format and disable for CKOUT1 output buffer. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V . When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS. <br> 000: Reserved <br> 001: Disable <br> 010: CMOS (Bypass mode not supported.) <br> 011: Low swing LVDS <br> 100: Reserved <br> 101: LVPECL <br> 110: CML <br> 111: LVDS |

Register 6.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  | SFOUT4_REG $[2: 0]$ |  | SFOUT3_REG $[2: 0]$ |  |  |  |
| Type | R | R | R/W |  |  |  |  |  |

Reset value = 00101100

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:6 | Reserved |  |
| 5:3 | SFOUT4_REG [2:0] | SFOUT4_REG [2:0]. <br> Controls output signal format and disable for CKOUT4 output buffer. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V . When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS. <br> 000: Reserved <br> 001: Disable <br> 010: CMOS (Bypass mode not supported.) <br> 011: Low swing LVDS <br> 100: Reserved <br> 101: LVPECL <br> 110: CML <br> 111: LVDS |
| 2:0 | SFOUT3_REG [2:0] | SFOUT3_REG [2:0]. <br> Controls output signal format and disable for CKOUT3 output buffer. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V . When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS. <br> 000: Reserved <br> 001: Disable <br> 010: CMOS (Bypass mode not supported.) <br> 011: Low swing LVDS <br> 100: Reserved <br> 101: LVPECL <br> 110: CML <br> 111: LVDS |

Register 7.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  | SFOUT5_REG [2:0] |  |  | FOSREFSEL [2:0] |  |  |
| Type | R | R | R/W |  |  | R/W |  |  |

Reset value = 00101010

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:6 | Reserved. | Reserved. |
| 5:3 | SFOUT5_REG [2:0] | SFOUT5_REG [2:0] <br> Controls output signal format and disable for CKOUT5 output buffer. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V . When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS. <br> 000: Reserved <br> 001: Disable <br> 010: CMOS <br> 011: Low swing LVDS <br> 100: Reserved <br> 101: LVPECL <br> 110: CML <br> 111: LVDS |
| 2:0 | FOSREFSEL [2:0] | FOSREFSEL [2:0]. <br> Selects which input clock is used as the reference frequency for Frequency OffSet (FOS) alarms. <br> 000: XA/XB (External reference) <br> 001: CKIN1 <br> 010: CKIN2 <br> 011: CKIN3 <br> 100: CKIN4 <br> 101: Reserved <br> 110: Reserved <br> 111: Reserved |

## Register 8.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | HLOG_4[1:0] |  | HLOG_3[1:0] |  | HLOG_2[1:0] |  | HLOG_1[1:0] |  |
| Type | R/W |  | R/W |  | R/W |  | R/W |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :--- | :--- |
| 7:6 | HLOG_4 [1:0] | HLOG_4 [1:0]. <br> 00: Normal operation <br> 01: Holds CKOUT4 output at static logic 0. . Entrance and exit from this state will occur <br> without glitches or runt pulses. <br> 10: Holds CKOUT4 output at static logic 1. Entrance and exit from this state will occur <br> without glitches or runt pulses. <br> 11: Reserved |
| $5: 4$ | HLOG_3 [1:0]HLOG_3 [1:0]. <br> 00: Normal operation <br> 01: Holds CKOUT3 output at static logic 0. . Entrance and exit from this state will occur <br> without glitches or runt pulses. <br> 10: Holds CKOUT3 output at static logic 1. Entrance and exit from this state will occur <br> without glitches or runt pulses. <br> 11: Reserved. |  |
| $3: 2$ | HLOG_2 [1:0]HLOG_2 [1:0]. <br> 00: Normal operation <br> 01: Holds CKOUT2 output at static logic 0. Entrance and exit from this state will occur <br> without glitches or runt pulses. <br> 10: Holds CKOUT2 output at static logic 1. Entrance and exit from this state will occur <br> without glitches or runt pulses. <br> 11: Reserved. |  |
| 1:0 | HLOG_1 [1:0]HLOG_1 [1:0]. <br> 00: Normal operation <br> 01: Holds CKOUT1 output at static logic 0. Entrance and exit from this state will occur <br> without glitches or runt pulses. <br> 10: Holds CKOUT1 output at static logic 1. Entrance and exit from this state will occur <br> without glitches or runt pulses. <br> 11: Reserved |  |

## Register 9.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | HIST_AVG [4:0] |  |  |  |  | HLOG_5 [1:0] |  |
| Type | R/W |  |  |  |  | R | R/W |

Reset value $=11000000$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 3$ | HIST_AVG [4:0] | HIST_AVG [4:0]. <br> Selects amount of averaging time to be used in generating MHIST, the value of M <br> used <br> during digital hold. See Family Reference Manual for settings. |
| 2 | Reserved |  |
| $1: 0$ | HLOG_5 [1:0] | HLOG_5 [1:0]. <br> 00: Normal Operation <br> 01: Holds CKOUT5 output at static logic 0. . Entrance and exit from this state will occur <br> without glitches or runt pulses. <br> 10: Holds CKOUT5 output at static logic 1. Entrance and exit from this state will <br> occur without glitches or runt pulses. <br> 11: Reserved |

Register 10.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  | DSBL5_ <br> REG |  | DSBL4_ <br> REG | DSBL3_- <br> REG | DSBL2_ <br> $R E G$ | DSBL1_ <br> REG |
| Type | $R$ | $R$ | $R / W$ | $R$ | $R / W$ | $R / W$ | $R$ | $R$ |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:6 | Reserved |  |
| 5 | DSBL5_REG | DSBL5_REG. <br> This bit controls the powerdown and disable of the CKOUT5 output buffer. If disable mode is selected, the NC5_LS output divider is also powered down. <br> 0: CKOUT5 enabled. <br> 1: CKOUT5 disabled. |
| 4 | Reserved |  |
| 3 | DSBL4_REG | DSBL4_REG. <br> This bit controls the powerdown and disable of the CKOUT4 output buffer. If disable mode is selected, the NC4 output divider is also powered down. <br> 0'b=CKOUT4 enabled <br> 1'b=CKOUT4 disabled |
| 2 | DSBL3_REG | DSBL3_REG. <br> This bit controls the powerdown and disable of the CKOUT3 output buffer. If disable mode is selected, the NC3 output divider is also powered down. <br> 0: CKOUT3 enabled <br> 1: CKOUT3 disabled |
| 1 | DSBL2_REG | DSBL2_REG. <br> This bit controls the powerdown and disable of the CKOUT2 output buffer. If disable mode is selected, the NC2 output divider is also powered down. <br> 0: CKOUT2 enabled <br> 1: CKOUT2 disabled |
| 0 | DSBL1_REG | DSBL1_REG. <br> This bit controls the powerdown and disable of the CKOUT1 output buffer. If disable mode is selected, the NC1 output divider is also powered down. <br> 0: CKOUT1 enabled <br> 1: CKOUT1 disabled |

Register 11.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | ALIGN_THR [2:0] |  |  |  | PD_CK4 | PD_CK3 | PD_CK2 | PD_CK1 |
| Type | R/W | R/W | R/W | R | R/W | R/W | R/W | R/W |

Reset value $=01000000$

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:5 | ALIGN_THR [2:0] | ALIGN_THR [2:0]. <br> These bits control the threshold for the alignment error alarm. Input to output sync phase skews that deviate more than the alignment threshold from the ideal value (set by FSYNC_SKEW[16:0]) in either the leading or lagging direction trigger the alignmentalarm. Value is in units of Tclkout2. $\begin{aligned} & 000: 4 \\ & 001: 8 \\ & 010: 16 \\ & 011: 32 \\ & \text { 100: } 48 \\ & \text { 101: } 64 \\ & 110: 96 \\ & 111: 128 \end{aligned}$ |
| 4 | Reserved |  |
| 3 | PD_CK4 | PD_CK4. <br> This bit controls the powerdown of the CKIN4 input buffer. <br> 0: CKIN4 enabled <br> 1: CKIN4 disabled |
| 2 | PD_CK3 | PD_CK3. <br> This bit controls the powerdown of the CKIN3 input buffer. <br> 0: CKIN3 enabled <br> 1: CKIN3 disabled |
| 1 | PD_CK2 | PD_CK2. <br> This bit controls the powerdown of the CKIN2 input buffer. <br> 0: CKIN2 enabled <br> 1: CKIN2 disabled |
| 0 | PD_CK1 | PD_CK1. <br> This bit controls the powerdown of the CKIN1 input buffer. <br> 0 : CKIN1 enabled <br> 1: CKIN1 disabled |

Register 12.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | FPW_- | FSYNC_ <br> ALIGN_ <br> REG | FSYNC_- <br> ALIGN_- <br> MODE | FSYNC_- <br> SWTCH_ <br> REG | FSKEW_- <br> VALID | FSYNC_ <br> SKEW <br> $[16: 16]$ | FSYNC_PW [9:8] |  |
| Type | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |

Reset value = 10001000

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7 | FPW_VALID | FPW_VALID. <br> When in frame sync mode (CK_CONFIG_REG=1), before writing either a new FSYNC_PW[9:0] or NC5_LS [19:0] value, this bit must be set to zero. This causes the existing FSYNC_PW [9:0] or NC5_LS[19:0] value to be held by the internal state machine for use while the new values are written. Once the new FSYNC_PW [9:0] or NC5_LS [19:0] values are completely written, set FPW_VALID $=1$ to enable their use. <br> 0 : Memorize existing FSYNC_PW[9:0] and NC5_LS [19:0] values and ignore intermediate register values during write of new FSYNC_PW [9:0] and NC5_LS [19:0] values. <br> 1: Use FSYNC_PW[9:0] value directly from registers |
| 6 | FSYNC ALIGN_REG | FSYNC_ALIGN_REG. <br> If FSYNC_ALIGN_PIN=0, this bit controls realignment of FSYNCOUT to the active sync input (CKIN_3 or CKIN_4). If FSYNC_ALIGN_PIN=1, the FSYNC_ALIGN pin controls this function. <br> 0 : No realignment <br> 1: Active |
| 5 | FSYNC ALIGN MODE | FSYNC_ALIGN_MODE. <br> This bit must be set to 1 when in frame sync mode (when CK_CONFIG_REG = 1). |
| 4 | FSYNC SWTCH_REG | FSYNC_SWTCH_REG. <br> Enables or disables the use of the CKIN3 and CKIN4 loss-of-signal indicators as inputs to the automatic clock selection state machine for the clock configuration mode supporting frame sync switching (CK_CONFIG=1 or CK_CONFIG_REG=1). <br> 0 : CKIN3 and CKIN4 status not used in clock selection <br> 1: CKIN3 and CKIN4 status used in clock selection |
| 3 | $\begin{aligned} & \text { FSKEW_ } \\ & \text { VALID } \end{aligned}$ | FSKEW_VALID. <br> Before writing a new FSYNC_SKEW[16:0] value, this bit must be set to zero, which causes the existing FSYNC_SKEW[16:0] value to be held internally by the skew alignment state machine for use while the new value is being written. Once the new FSYNC_SKEW[16:0] is completely written, set FSKEW_VALID=1 to enable its use. 0 : Memorize existing FSYNC_SKEW[16:0] value and ignore intermediate register values during write of new FSYNC_SKEW value. <br> 1: Use FSYNC_SKEW[[16:0] value directly from registers. |


| Bit | Name | Function |
| :---: | :---: | :---: |
| 2 | $\begin{aligned} & \text { FSYNC } \\ & \text { SKEW [16:0] } \end{aligned}$ | FSYNC_SKEW [16:0]. <br> Phase skew control for FSYNCOUT. The resolution of the skew control is $1 / \mathrm{fCKOUT2}$. Entered values should be less than the FSYNCOUT period. <br> $00000000000000000=$ Zero phase skew. <br> 0000000000000 0001=Delay of 1 period of CLKOUT_2. <br> 1001011111011 1111=Delay of 77,759 periods of CKOUT2. If CKOUT2=622.08 MHz and FSYNCOUT $=8 \mathrm{kHz}$, this delay equals $125 \mathrm{~ms}-1 /$ fCKOUT2 and is the maximum value that should be entered. <br> 1111111111111 1111=Delay of 131,071 periods of CKOUT2. |
| 1:0 | $\begin{aligned} & \text { FSYNC } \\ & \text { PW [9:0] } \end{aligned}$ | FSYNC_PW [9:0]. <br> These bits control the pulse width of the FSYNCOUT signal. The resolution of the pulse width control is $1 / \mathrm{fCKOUT} 2$. <br> 0000000000=50\% duty cycle. <br> 0000000001=1 period of CKOUT2. <br> 0000000010=2 periods of CKOUT2. <br> 1111111111=1023 periods of CKOUT2. |

Register 13.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | FSYNC_PW [7:0] |  |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |  |

Reset value $=00000001$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | FSYNC_PW [7:0] | FSYNC_PW [7:0]. <br> See Register 12. |  |

## Register 14.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | FSYNC_SKEW [15:8] |  |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name | Function |  |
| :---: | :---: | :--- | :--- |
| $7: 0$ | FSYNC_SKEW [15:8] | FSYNC_SKEW [15:8]. <br> See Register 12. |  |

Register 15.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | FSYNC_SKEW [7:0] |  |  |  |  |  |  |
| Type | R0 |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | FSYNC_SKEW [7:0] | FSYNC_SKEW [7:0]. <br> See Register 12. |  |

## Register 16.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: | D0 | CLAT $[7: 0]$ |
| :---: |
| Name |
| Type |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:0 | CLAT [7:0] | CLAT [7:0]. <br> With INCDEC_PIN=0, this register sets the phase delay for CKOUT_n in units of N1_HS/Fosc. Note: This can take as long as 20 seconds. <br> 01111111: +127 x 1/fOSC (2s compliment) <br> 00000000: 0 <br> 1000000: -128 x 1/fOSC ( 2 s compliment) <br> If N2-HS[2:0] $=000$, CLAT does not work. |

Register 17.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | FLAT_VALID | D0 |  |  |  |  |  |
| Type | R/W | FLAT [14:8] |  |  |  |  |  |

Reset value $=10000000$

| Bit | Name | Function |
| :---: | :---: | :--- |
| 7 | FLAT_VAILD | FLAT_VAILD. <br> Before writing a new FLAT[14:0] value, this bit must be set to zero, which causes the <br> existing FLAT[14:0] value to be held internally for use while the new value is being writ- <br> ten. Once the new FLAT[14:0] value is completely written, set FLAT_VALID = 1 to enable <br> its use. <br> 0: Memorize existing FLAT[14:0] value and ignore intermediate register values during <br> write of new FLAT[14:0] value. <br> $1:$ Use FLAT[14:0] value directly from registers. |
| $6: 0$ | FLAT [14:0] | FLAT [14:0]. <br> Fine resolution control for overall device latency from input clocks to output clocks. <br> Positive values increase the skew. See DSPLLsim for details. |

Register 18.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | D0 | FLAT [7:0] |
| :---: |
| Name |
| Type |

Reset value $=00000000$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | FLAT [7:0] | FLAT [7:0]. <br> See Register 17. |  |

## Register 19.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | FOS_EN | FOS_THR [1:0] | VALTIME [1:0] | D1 | LOCKT [2:0] |  |
| Type | R/W | R/W |  | R/W | R/W |  |

Reset value $=00101100$

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7 | FOS_EN | FOS_EN. <br> Frequency offset enable globally disables FOS. See the individual FOS enables (FOSx_EN, register 139). <br> 00: FOS disable <br> 01: FOS enabled by FOSx_EN |
| 6:5 | FOS_THR [1:0] | FOS_THR [1:0]. <br> Frequency Offset at which FOS is declared: <br> 00: $\pm 11$ to 12 ppm Stratum 3/3E compliant, with a Stratum 3/3E used for REFCLK. <br> 01: $\pm 48$ to 49 ppm (SMC). <br> 10: $\pm 30 \mathrm{ppm}$ SONET Minimum Clock (SMC), with a Stratum 3/3E used for REFCLK. <br> 11: $\pm 200 \mathrm{ppm}$ |
| 4:3 | VALTIME [1:0] | VALTIME [1:0]. <br> Sets amount of time for input clock to be valid before the associated alarm is removed. <br> 00: 2 ms <br> 01: 100 ms <br> 10: 200 ms <br> 11: 13 seconds |
| 2:0 | LOCKT [2:0] | LOCKT [2:0]. <br> Sets retrigger interval for one shot monitoring phase detector output. One shot is triggered by phase slip in DSPLL. Refer to the Family Reference Manual for more details. <br> 000: 106 ms <br> 001: 53 ms <br> 010: 26.5 ms <br> 011: 13.3 ms <br> 100: 6.6 ms <br> 101: 3.3 ms <br> 110: 1.66 ms <br> 111: 833 us |

Register 20.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  | ALR- <br> MOUT_PIN | CK3_BAD__ <br> PIN | CK2_BAD_ <br> PIN | CK1_BAD_ <br> PIN | LOL_PIN | INT_PIN |
| Type | $R$ | $R$ | R/W | R/W | R/W | R/W | R/W | R/W |

Reset value $=00111100$

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:6 | Reserved |  |
| 5 | ALRMOUT_PIN | ALRMOUT_PIN. <br> The ALRMOUT status can be reflected on the ALRMOUT output pin. The request to reflect the interrupt status on this pin (INT_PIN=1) overrides the ALRMOUT_PIN request. <br> 0: ALRMOUT not reflected on output pin. Output pin disabled if INT_PIN=0. <br> 1: ALRMOUT reflected to output pin if INT_PIN=0. If INT_PIN=1, interrupt status appears on the output pin and ALRMOUT is not available on an output pin. |
| 4 | CK3_BAD_PIN | CK3_BAD_PIN. <br> The CK3_BAD status can be reflected on the C3B output pin. 0: C3B output pin tristated <br> 1: C3B status reflected to output pin |
| 3 | CK2_BAD_PIN | CK2_BAD_PIN. <br> The CK2_BAD status can be reflected on the C2B output pin. 0: C2B output pin tristated <br> 1: C2B status reflected to output pin |
| 2 | CK1_BAD_PIN | CK1_BAD_PIN. <br> The CK1_BAD status can be reflected on the C1B output pin. <br> 0 : C1B output pin tristated <br> 1: C1B status reflected to output pin |
| 1 | LOL_PIN | LOL_PIN. <br> The LOL_INT status bit can be reflected on the LOL output pin. 0: LOL output pin tristated <br> 1: LOL_INT status reflected to output pin |
| 0 | INT_PIN | INT_PIN. <br> Reflects the interrupt status on the INT output pin. <br> 0 : Interrupt status not displayed on INT output pin. If ALRMOUT_PIN $=0$, output pin is tristated. <br> 1: Interrupt status reflected to output pin. ALRMOUT_PIN ignored. |

Register 21.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | INCDEC_ <br> PIN |  | FSYNC_ <br> ALIGN_PIN | CK4_ACT- <br> V_PIN | CK3_ACT- <br> V_PIN | CK2_ACT- <br> V_PIN | CK1_ACT- <br> V_PIN | CKSEL_ <br> PIN |
| Type | R/W | Force 1 | R/W | R/W | R/W | R/W | R/W | R/W |

Reset value = 11111111

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7 | INCDEC_PIN | INCDEC_PIN. <br> Determines how coarse skew adjustments can be made. The adjustments can be made via hardware using the INC/DEC pins or with software via the CLAT register. <br> 0 : INC and DEC inputs ignored; use CLAT register to adjust skew. <br> 1: INC and DEC inputs control output phase increment/decrement. |
| 6 | Reserved |  |
| 5 | FSYNC_ALIGN_PIN | FSYNC_ALIGN_PIN. <br> Realignment of FSYNCOUT can be controlled by the FSYNC_ALIGN input pin instead of the FSYNC_ALIGN_REG register bit. <br> 0: FSYNC_ALIGN pin ignored. FSYNC_ALIGN_REG register bit controls FSYNCOUT realignment. <br> 1: FSYNC_ALIGN pin controls FSYNCOUT realignment. |
| 4 | CK4_ACTV_PIN | CK4_ACTV_PIN. <br> If the CKSEL[1]/CK4_ACTV pin is functioning as the CK4_ACTV output (see CKSEL[1]/CK4_ACTV pin description on CK4_ACTV), the CK4_ACTV_REG status bit can be reflected to the CK4_ACTV output pin using the CK4_ACTV_PIN enable function. <br> 0: CK4_ACTV output pin tristated <br> 1: CK4_ACTV status reflected to output pin. |
| 3 | CK3_ACTV_PIN | CK3_ACTV_PIN. <br> If the CKSEL[0]/CK3_ACTV pin is functioning as the CK3_ACTV output (see CKSEL[0]/CK3_ACTV pin description on CK3_ACTV), the CK3_ACTV_REG status bit can be reflected to the CK3_ACTV output pin using the CK3_ACTV_PIN enable function. <br> 0: CK3_ACTV output pin tristated. <br> 1: CK3_ACTV status reflected to output pin. |
| 2 | CK2_ACTV_PIN | CK2_ACTV_PIN. <br> The CK2_ACTV_REG status bit can be reflected to the CK2_ACTV output pin using the <br> CK2_ACTV_PIN enable function. <br> 0: CK2_ACTV output pin tristated. <br> 1: CK2_ACTV status reflected to output pin. |


| Bit | Name | Function |
| :---: | :---: | :--- |
| 1 | CK1_ACTV_PIN | CK1_ACTV_PIN. <br> The CK1_ACTV_REG status bit can be reflected to the CK1_ACTV output pin <br> using the_CK1_ACTV_PIN enable function. <br> 0: CK1_ACTV output pin tristated. <br> $1:$ CK1_ACTV status reflected to output pin. |
| 0 | CKSEL_PIN | CKSEL_PIN. <br> If manual clock selection is being used, clock selection can be controlled via the <br> CKSEL_REG[1:0] register bits or the CKSEL[1:0] input pins. <br> 0: CKSEL pins ignored. CKSEL_REG[1:0] register bits control clock selection. <br> $1:$ CKSEL[1:0] input pins controls clock selection. |

## Register 22.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | FSYNC_- <br> ALIGN_ <br> POL | FSYNC_ <br> POL |  | FSYNCO- <br> UT_POL | CK_ACT- <br> V_POL | CK_BAD_ <br> POL | LOL_POL | INT_POL |
| Type | R/W | R/W | R | R/W | R/W | R/W | R/W | R/W |

Reset value = 11011111

| Bit | Name | Function |
| :---: | :---: | :--- |
| 7 | FSYNC_ALIGN_POL | FSYNC_ALIGN_POL. <br> Sets the active polarity or edge for the FSYNC_ALIGN input pin. <br> 0: Active low (falling edge). <br> 1: Active high (rising edge). |
| 6 | FSYNC_POL | FSYNC_POL. <br> Sets the active polarity and edge for the CKIN_3 and CKIN_4 inputs when used <br> as frame <br> sync inputs. <br> 0: Active low (falling edge). <br> 1: Active high (rising edge). |
| 5 | Reserved | FSYNCOUT_POL. <br> Controls active polarity of FSYNCOUT. <br> 0: Active low <br> 1: Active high |
| 4 | FSYNCOUT_POL |  |


| Bit | Name | Function |
| :---: | :---: | :--- |
| 3 | CK_ACTV_POL | CK_ACTV_POL. <br> Sets the active polarity for the CK1_ACTV, CK2_ACTV, CK3_ACTV, and <br> CK4_ACTV <br> signals when reflected on an output pin. <br> 0: Active low <br> 1: Active high |
| 2 | CK_BAD_POL | CK_BAD_POL. <br> Sets the active polarity for the C1B, C2B, C3B, and ALRMOUT signals when <br> reflected <br> on output pins. <br> 0: Active low <br> 1: Active high |
| 1 | LOL_POL | LOL_POL. <br> Sets the active polarity for the LOL status when reflected on an output pin. <br> 0: Active low <br> 1: Active high |
| 0 | INT_POL | INT_POL. <br> Sets the active polarity for the interrupt status when reflected on the INT_ALM <br> output pin. <br> 0: Active low <br> 1: Active high |

## Register 23.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  | LOS4- <br> MSK | LOS3- <br> MSK | LOS2- <br> MSK | LOS1- <br> MSK | LOSX- <br> MSK |
| Type | R | R | R | R/W | R/W | R/W | R/W | R/W |

Reset value = 00011111

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 5$ | Reserved | LOS4_MSK. <br> 4 |
| LOS4_MSK | LOS4_M <br> Determines if a LOS on CKIN4 (LOS4_FLG) is used in the generation of an interrupt. <br> Writes to this register do not change the value held in the LOS4_FLG register. <br> 0: LOS4 alarm triggers active interrupt on INT output (if INT_PIN=1). <br> 1: LOS4_FLG ignored in generating interrupt output. |  |
| 3 | LOS3_MSK | LOS3_MSK. <br> Determines if a LOS on CKIN3 (LOS3_FLG) is used in the generation of an interrupt. <br> Writes to this register do not change the value held in the LOS3_FLG register. <br> 0: LOS3 alarm triggers active interrupt on INT output (if INT_PIN=1). <br> 1: LOS3_FLG ignored in generating interrupt output. |


| 2 | LOS2_MSK | LOS2_MSK. <br> Determines if a LOS on CKIN2 (LOS2_FLG) is used in the generation of an interrupt. <br> Writes to this register do not change the value held in the LOS2_FLG register. <br> 0: LOS2 alarm triggers active interrupt on INT output (if INT_PIN=1). <br> 1: LOS2_FLG ignored in generating interrupt output. |
| :---: | :--- | :--- |
| 1 | LOS1_MSK | LOS1_MSK. <br> Determines if a LOS on CKIN1 (LOS1_FLG) is used in the generation of an interrupt. <br> Writes to this register do not change the value held in the LOS1_FLG register. <br> 0: LOS1 alarm triggers active interrupt on INT output (if INT_PIN=1). <br> 1: LOS1_FLG ignored in generating interrupt output. |
| 0 | LOSX_MSK | LOSX_MSK. <br> Determines if a LOS on XA/XB(LOSX_FLG) is used in the generation of an interrupt. <br> Writes to this register do not change the value held in the LOSX_FLG register. <br> 0: LOSX alarm triggers active interrupt on INT output (if INT_PIN=1). <br> 1: LOSX_FLG ignored in generating interrupt output. |

## Register 24.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  | ALIGN_ <br> MSK | FOS4_ <br> MSK | FOS3_ <br> MSK | FOS2_ <br> MSK | FOS1_ <br> MSK | LOL_MSK |
| Type | R | R | R/W | R/W | R/W | R/W | R/W | R/W |

Reset value $=00111111$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 6$ | Reserved |  |
| 5 | ALIGN_MSK | ALIGN_MSK. <br> Determines if an alignment alarm (ALIGN_FLG) is used in the generation of an interrupt. <br> Writes to this register do not change the value held in the ALIGN_FLG register. <br> 0: FSYNC alignment alarm triggers active interrupt on INT output (if INT_PIN=1). <br> 1: ALIGN_FLG ignored in generating interrupt output. |
| 4 | FOS4_MSK | FOS4_MSK. <br> Determines if the FOS4_FLG is used to in the generation of an interrupt. Writes to this <br> register do not change the value held in the FOS4_FLG register. <br> 0: FOS4 alarm triggers active interrupt on INToutput (if INT_PIN=1). <br> 1: FOS4_FLG ignored in generating interrupt output. |
| 3 | FOS3_MSK | FOS3_MSK. <br> Determines if the FOS3_FLG is used in the generation of an interrupt. Writes to this <br> register do not change the value held in the FOS3_FLG register. <br> 0: FOS3 alarm triggers active interrupt on INT output (if INT_PIN=1). <br> 1: FOS3_FLG ignored in generating interrupt output. |


| 2 | FOS2_MSK | FOS2_MSK. <br> Determines if the FOS2_FLG is used in the generation of an interrupt. Writes to this reg- <br> ister do not change the value held in the FOS2_FLG register. <br> 0: FOS2 alarm triggers active interrupt on INT output (if INT_PIN=1). <br> 1: FOS2_FLG ignored in generating interrupt output. |
| :---: | :--- | :--- |
| 1 | FOS1_MSK | FOS1_MSK. <br> Determines if the FOS1_FLG is used in the generation of an interrupt. Writes to this reg- <br> ister do not change the value held in the FOS1_FLG register. <br> 0: FOS1 alarm triggers active interrupt on INT output (if INT_PIN=1). <br> 1: FOS1_FLG ignored in generating interrupt output. |
| 0 | LOL_MSK | LOL_MSK. <br> Determines if the LOL_FLG is used in the generation of an interrupt. Writes to this regis- <br> ter do not change the value held in the LOL_FLG register. <br> 0: LOL alarm triggers active interrupt on INT output (if INT_PIN=1). <br> 1: LOL_FLG ignored in generating interrupt output. |

## Register 25.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | N1_HS [2:0] |  |  |  | NC1_LS [19:16] |  |  |  |
| Type | R/W |  | R | R/W |  |  |  |  |

Reset value $=00100000$

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:5 | N1_HS [2:0] | N1_HS [2:0]. <br> Sets value for N1 high speed divider which drives NCn_LS ( $n=1$ to 4 ) low-speed divider 000: N1 = 4 Note: Changing the coarse skew via the INC pin is disabled for this value. $001: \mathrm{N} 1=5$ $\text { 010: N1 = } 6$ <br> 011: $\mathrm{N} 1=7$ <br> 100: N1 = 8 <br> 101: $\mathrm{N} 1=9$ <br> 110: $\mathrm{N} 1=10$ <br> 111: $\mathrm{N} 1=11$ |
| 4 | Reserved |  |
| 3:0 | $\begin{gathered} \text { NC1_LS } \\ {[19: 16]} \end{gathered}$ | NC1_LS [19:0]. <br> Sets value for NC1 low-speed divider, which drives CKOUT1 output. Must be 0 or odd. <br> $00000000000000000000=1$ <br> $00000000000000000001=2$ <br> $00000000000000000011=4$ <br> $00000000000000000101=6$ <br> $11111111111111111111=2^{20}$ <br> Valid divider values $=\left[1,2,4,6, \ldots, 2^{20}\right]$. |

## Register 26.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | NC1_LS [15:8] |  |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name | Function |  |
| :---: | :---: | :--- | :--- |
| $7: 0$ | NC1_LS [15:8] | NC1_LS [15:8]. <br> See Register 25. |  |

Register 27.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | NC1_LS [7:0] |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |

Reset value $=00110001$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | NC1_LS [7:0] | NC1_LS [7:0]. <br> See Register 25. |  |

## Register 28.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  |  | NC2_LS [19:16] |  |  |  |
| Type | R | R | R | R | R/W |  |  |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 4$ | Reserved |  |
| $3: 0$ | NC1_LS [19:0] | NC2_LS [19:16]. <br> Sets value for NC2 low-speed divider, which drives CKOUT2 output. Must be 0 or <br> odd. <br> $00000000000000000000=1$ <br>  |
|  |  | $00000000000000000001=2$ <br> $00000000000000000011=4$ <br> $00000000000000000101=6$ <br> $\ldots$ <br> $11111111111111111111=220$ <br> Valid divider values $=\left[1,2,4,6, \ldots, 2^{20}\right]$ |
|  |  |  |

Register 29.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | NC2_LS [15:8] |  |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | NC2_LS [15:8] | NC2_LS [15:8]. <br> See Register 28. |  |

Register 30.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | D0 | NC2_LS [7:0] |
| :---: |
| Name |
| Type |

Reset value $=00110001$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | NC2_LS [7:0] | NC2_LS [7:0]. <br> See Register 28. |  |

## Register 31.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  |  |  | NC3_LS [19:16] |  |  |
| Type | $R$ | $R$ | $R$ | $R$ |  | R/W |  |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 4$ | Reserved |  |
| $3: 0$ | NC3_LS [19:0] | NC3_LS [19:0. <br> Sets value for NC3 low-speed divider, which drives CKOUT3 output. Must be 0 or odd. <br> $00000000000000000000=1$ <br> $00000000000000000001=2$ <br> $000000000000000000011=4$ |
|  |  | 000000000000000000101=6 <br> $\ldots$ <br> $11111111111111111111=2^{20}$ <br> Valid divider values $=\left[1,2,4,6, \ldots, 2^{20}\right]$. |

## Register 32.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | D0 | NC3_LS [15:8] |
| :---: |
| Name |
| Type |

Reset value $=00000000$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | NC3_LS [15:8] | NC3_LS [15:8]. <br> See Register 31. |  |

Register 33.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | D0 |  |  |  |  |  |  |
| Type | NC3_LS [7:0] |  |  |  |  |  |  |

Reset value $=00110001$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | NC3_LS [7:0] | NC3_LS [7:0]. <br> See Register 31. |  |

Register 34.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  |  | NC4_LS [19:16] |  |  |  |
| Type | R | R | R | R | R/W |  |  |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 4$ | Reserved |  |
| $3: 0$ | NC4_LS [19:0] | NC4_LS [19:0]. <br> Sets value for NC4 low-speed divider, which drives CKOUT4 output. Must be 0 or <br> odd. <br> $00000000000000000000=1$ |
|  |  | $00000000000000000001=2$ <br> $000000000000000000011=4$ <br> $000000000000000000101=6$ <br> $\ldots$ <br> $1111111111111111111=2^{20}$ <br> Valid divider values $=\left[1,2,4,6, \ldots, 2^{20}\right]$. |
|  |  |  |

## Register 35.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | NC4_LS [15:8] |  |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | NC4_LS [15:8] | NC4_LS [15:8]. <br> See Register 34. |  |

Register 36.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | D0 |  |  |
| :---: | :---: |
| Name | NC4_LS [7:0] |
| Type | R/W |

Reset value $=00110001$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | NC4_LS [7:0] | NC4_LS [7:0]. <br> See Register 34. |  |

## Register 37.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  |  | NC5_LS [19:16] |  |  |  |
| Type | $R$ | $R$ | $R$ | $R$ | R/W |  |  |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:4 | Reserved |  |
| 3:0 | NC5_LS [19:0] | NC5_LS [19:0]. <br> Sets value for NC5 low-speed divider, which drives CKOUT5 output. Must be 0 or odd. <br> When CK_CONFIG $=0$ : <br> $00000000000000000000=1$ <br> $00000000000000000001=2$ <br> $000000000000000000011=4$ <br> $000000000000000000101=6$ <br> $11111111111111111111=2^{20}$ <br> Valid divider values $=\left[1,2,4,6, \ldots, 2^{20}\right]$. <br> When CK_CONFIG $=1$, maximum value limited to $2^{19}$.: <br> $00000000000000000000=1$ <br> $00000000000000000001=2$ <br> $000000000000000000011=4$ <br> $000000000000000000101=6$ <br> $\cdots \quad \underset{01111111111111111111}{ }=2^{19}$ <br> Valid divider values $=\left[1,2,4,6, \ldots, 2^{19}\right]$. |

## Register 38.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Name | NC5_LS [15:8] |  |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name | Function |  |
| :---: | :---: | :--- | :--- |
| $7: 0$ | NC5_LS [15:8] | NC5_LS [15:8]. <br> See Register 37. |  |

Register 39.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | D0 |  |  |
| :---: | :---: |
| Name | NC5_LS [7:0] |
| Type | R/W |

Reset value $=00110001$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | NC5_LS [7:0] | NC5_LS [7:0]. <br> See Register 37. |  |

Register 40.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | N2_HS [2:0] |  |  |  | N2_LS [19:16] |  |  |  |
| Type | R/W |  |  | R | R/W |  |  |  |

Reset value $=11000000$

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:5 | N2_HS [2:0] | N2_HS [2:0]. <br> Sets value for N2 high speed divider which drives NCn_LS ( $\mathrm{n}=1$ to 4 ) low-speed divider. 000:4 <br> 001:5 <br> 010:6 <br> 011:7 <br> 100:8 <br> 101:9 <br> 110:10 111:11. |
| 4 | Reserved |  |
| 3:0 | N2_LS [19:16] | NC2_LS [19:0]. <br> Sets value for N2 low-speed divider, which drives phase detector. $\begin{aligned} & 00000000000000000001=2 \\ & 000000000000000000011=4 \\ & 000000000000000000101=6 \end{aligned}$ <br> $11111111111111111111=2^{20}$ <br> Valid divider values $=\left[2,4,6, \ldots, 2^{20}\right]$. |

## Register 41.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | N2_LS [15:8] |  |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | N2_LS [15:8] | N2_LS [15:8]. <br> See Register 40. |  |

Register 42.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | D2_LS $[7: 0]$ |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |

Reset value = 11111001

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | N2_LS [7:0] | N2_LS [7:0]. <br> See Register 40. |  |

## Register 43.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  |  |  | N31 [18:16] |  |  |
| Type | R | R | R | R | R | R/W |  |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 3$ | Reserved |  |
| $2: 0$ | N31 [18:0] | N31 [18:0]. <br> Sets value for input divider for CKIN1. <br> $0000000000000000000=1$ <br> $0000000000000000001=2$ <br> $0000000000000000010=3$ <br> $\ldots$ <br> $111111111111111111=2^{19}$ <br> Valid divider values $=\left[1,2,3, \ldots, 2^{19}\right]$. |

## Register 44.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | N31 [15:8] |  |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | N31 [15:8] | N31 [15:8]. <br> See Register 43. |  |

Register 45.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | N31[7:0] |  |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |  |

Reset value $=00001001$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | N31 [7:0] | N31 [7:0]. <br> See Register 43. |  |

Register 46.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  |  |  | N32_[18:16] |  |  |
| Type | R | R | R | R | R | R/W |  |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 3$ | Reserved |  |
| $2: 0$ | N32_[18:0] | N32_[18:0]. <br> Sets value for input divider for CKIN2. <br> $0000000000000000000=1$ <br> $0000000000000000001=2$ <br> $0000000000000000010=3$ |
|  |  | 1111111111111111111 $=219$ <br> Valid divider values $=\left[1,2,3, \ldots, 2^{19}\right]$. |

Register 47.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | N32_[15:8] |  |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | N32_[15:8] | N32_[15:8]. <br> See Register 46. |  |

Register 48.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: | D0 | N32_[7:0] |
| :---: |
| Name |
| Type |

Reset value $=00001001$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | N32_[7:0] | N32_[7:0]. <br> See Register 46. |  |

Register 49.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  |  |  | N33_[18:0] |  |  |
| Type | $R$ | $R$ | $R$ | $R$ | $R$ |  | R/W |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :---: |
| 18:0 | N33_[18:0] | N33_[18:0]. <br> Sets value for input divider for CKIN3. $\begin{aligned} & 0000000000000000000=1 \\ & 0000000000000000001=2 \\ & 0000000000000000010=3 \end{aligned}$ <br> $1111111111111111111=2^{19}$ <br> Valid divider values $=\left[1,2,3, \ldots, 2^{19}\right]$. |

Register 50.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :--- | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| Name | N33_[15:8] |  |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | N33_[15:8] | N33_[15:8]. <br> See Register 49. |  |

## Register 51.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | N33_[7:0] |  |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |  |

Reset value = 00001001

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | N33_[7:0] | N33_[7:0]. <br> See Register 49. |  |

## Register 52.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  |  |  | N34_[18:16] |  |  |
| Type | R | R | R | R | R | R/W |  |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :--- | :--- | :--- |
| $7: 0$ | N34_[18:0] | N34_[18:0]. |
|  |  | Sets value for input divider for CKIN4. |
|  |  |  |
|  |  | $0000000000000000000=1$ |
|  |  | $0000000000000000001=2$ |
|  |  | $\ldots$ |
|  |  | $11111111111111111=2^{19}$ |
|  |  | Valid divider values $=\left[1,2,3, \ldots, 2^{19}\right]$. |

## Register 53.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | N34_[15:8] |  |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | N34_[15:8] | N34_[15:8]. <br> See Register 52. |  |

## Register 54.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | D0 |  |  |  |  |  |  |
| Type | N34_[7:0] |  |  |  |  |  |  |

Reset value $=00001001$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | N34_[15:8] | N34_[7:0]. <br> See Register 52. |  |

## Register 55.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  | CLKIN2RATE_[2:0] |  |  | CLKIN1RATE[2:0] |  |  |
| Type | R | R | R/W |  |  | R/W |  |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:6 | Reserved |  |
| 5:3 | CLKIN2RATE[2:0] | CLKIN2RATE[2:0]. <br> CKIN $n$ frequency selection for FOS alarm monitoring. <br> 000: $10-27 \mathrm{MHz}$ <br> 001: $25-54 \mathrm{MHz}$ <br> 002: $50-105 \mathrm{MHz}$ <br> 003: $95-215 \mathrm{MHz}$ <br> 004: $190-435 \mathrm{MHz}$ <br> 005: $375-710 \mathrm{MHz}$ <br> 006: Reserved <br> 007: Reserved |
| 2:0 | CLKIN1RATE [2:0] | CLKIN1RATE[2:0]. <br> CKIN $n$ frequency selection for FOS alarm monitoring. $\begin{aligned} & \text { 000: } 10-27 \mathrm{MHz} \\ & 001: 25-54 \mathrm{MHz} \\ & 002: 50-105 \mathrm{MHz} \\ & 003: 95-215 \mathrm{MHz} \\ & 004: 190-435 \mathrm{MHz} \\ & \text { 005: } 375-710 \mathrm{MHz} \\ & \text { 006: Reserved } \\ & 007: \text { Reserved } \end{aligned}$ |

## Register 56.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  | CLKIN4RATE_[2:0] |  |  | CLKIN3RATE[2:0] |  |  |
| Type | R | R | R/W |  |  | R/W |  |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:6 | Reserved |  |
| 5:3 | CLKIN4RATE[2:0] | CLKIN4RATE[2:0]. <br> CKINn frequency selection for FOS alarm monitoring. <br> 000: $10-27 \mathrm{MHz}$ <br> 001: $25-54 \mathrm{MHz}$ <br> 002: $50-105 \mathrm{MHz}$ <br> 003: $95-215 \mathrm{MHz}$ <br> 004: $190-435 \mathrm{MHz}$ <br> 005: $375-710 \mathrm{MHz}$ <br> 006: Reserved <br> 007: Reserved |
| 2:0 | CLKIN3RATE [2:0] | CLKIN3RATE[2:0]. <br> CKINn frequency selection for FOS alarm monitoring. $\begin{aligned} & \text { 000: } 10-27 \mathrm{MHz} \\ & \text { 001: } 25-54 \mathrm{MHz} \\ & 002: 50-105 \mathrm{MHz} \\ & 003: 95-215 \mathrm{MHz} \\ & \text { 004: } 190-435 \mathrm{MHz} \\ & 005: 375-710 \mathrm{MHz} \\ & \text { 006: Reserved } \\ & 007: \text { Reserved } \end{aligned}$ |

Register 128.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  |  | CK4_ACT- <br> V_REG | CK3_ACT- <br> V_REG | CK2_ACT- <br> V_REG | CK1_ACT- <br> V_REG |
| Type | $R$ | $R$ | $R$ | $R$ | $R$ | $R$ | $R$ | $R$ |

Reset value $=00100000$

| Bit | Name |  |
| :---: | :---: | :--- |
| $7: 4$ | Reserved |  |
| 3 | CK4_ACTV_REG | CK4_ACTV_REG. <br> Indicates if CKIN4 is currently the active clock for the PLL input. <br> $0:$ CKIN4 is not the active input clock. Either it is not selected or LOS4_INT is 1. <br> $1:$ CKIN_4 is the active input clock. |
| 2 | CK3_ACTV_REG | CK3_ACTV_REG. <br> Indicates if CKIN3 is currently the active clock for the PLL input. <br> $0:$ CKIN3 is not the active input clock - either it is not selected or LOS3_INT is 1. <br> $1:$ CKIN3 is the active input clock. |
| 1 | CK2_ACTV_REG | CK2_ACTV_REG. <br> Indicates if CKIN2 is currently the active clock for the PLL input. <br> $0:$ CKIN2 is not the active input clock. Either it is not selected or LOS2_INT is 1. <br> $1:$ CKIN2 is the active input clock. |
| 0 | CK1_ACTV_REG | CK1_ACTV_REG. <br> Indicates if CKIN1 is currently the active clock for the PLL input. <br> $0:$ CKIN1 is not the active input clock. Either it is not selected or LOS1_INT is 1. <br> $1: ~ C K I N 1 ~ i s ~ t h e ~ a c t i v e ~ i n p u t ~ c l o c k . ~$ |

Register 129.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  | LOS4_INT | LOS3_INT | LOS2_INT | LOS1_INT | LOSX_INT |
| Type | $R$ | $R$ | $R$ | $R$ | $R$ | $R$ | $R$ | $R$ |

Reset value = 00011110

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 5$ | Reserved |  |
| 4 | LOS4_INT | LOS4_INT. <br> Indicates the LOS status on CKIN4. <br> 0: Normal operation. <br> 1: Internal loss-of-signal alarm on CKIN4 input. |
| 3 | LOS3_INT | LOS3_INT. <br> Indicates the LOS status on CKIN3. <br> 0: Normal operation. <br> 1: Internal loss-of-signal alarm on CKIN3 input. |
| 2 | LOS2_INT | LOS2_INT. <br> Indicates the LOS status on CKIN2. <br> 0: Normal operation. <br> 1: Internal loss-of-signal alarm on CKIN2 input. |
| 1 | LOS1_INT | LOS1_INT. <br> Indicates the LOS status on CKIN1. <br> 0: Normal operation. <br> 1: Internal loss-of-signal alarm on CKIN1 input. |
| 0 | LOSX_INT | LOSX_INT. <br> Indicates the LOS status of the external reference on the XA/XB pins. <br> 0: Normal operation. <br> 1: Internal loss-of-signal alarm on XA/XB reference clock input. |

Register 130.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | CLATPROG- <br> RESS | DIGHOLD- <br> VALID | ALIGN_ <br> INT | FOS4_INT | FOS3_INT | FOS2_INT | FOS1_INT | LOL_INT |
| Type | $R$ | $R$ | $R$ | $R$ | $R$ | $R$ | $R$ | $R$ |

Reset value $=00000001$

| Bit | Name | Function |
| :---: | :---: | :--- |
| 7 | CLATPROGRESS | CLAT Progress. <br> Indicates if the last change in the CLAT register has been processed. <br> 0: Coarse skew adjustment not in progress. <br> 1: Coarse skew adjustment in progress. |
| 6 | DIGHOLDVALID | Digital Hold Valid. <br> Indicates if the digital hold circuit has enough samples of a valid clock to meet dig- <br> ital hold specifications. <br> 0: Indicates digital filter has not been filled. The digital hold output frequency (from <br> the filter) is not valid. <br> 1: Indicates digital hold filter has been filled. The digital hold output frequency is <br> valid. |
| 5 | ALIGN_INT | ALIGN_INT. <br> Alignment Alarm Status. <br> 0: Normal operation. <br> 1: Alignment alarm between input and output frame sync signals. |
| 4 | FOS4_INT | FOS4_INT. <br> CKIN4 Frequency Offset Status. <br> 0: Normal operation. <br> 1: Internal frequency offset alarm on CKIN4 input. |
| 3 | FOS3_INT | FOS3_INT. <br> CKIN3 Frequency Offset Status. <br> 0: Normal operation. <br> 1: Internal frequency offset alarm on CKIN3 input. |
| 2 | FOS2_INT | FOS2_INT. <br> CKIN2 Frequency Offset Status. <br> 0: Normal operation. <br> 1: Internal frequency offset alarm on CKIN2 input. |
| 1 | FOS1_INT | FOS1_INT. <br> CKIN1 Frequency Offset Status. <br> 0: Normal operation. <br> 1: Internal frequency offset alarm on CKIN1 input. |
| 0 | LOL_INT | LOL_INT. <br> PLL Loss of Lock Status. <br> 0: PLL locked. <br> 1: PLL unlocked. |

Register 131.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  | $\begin{gathered} \text { LOS4 } \\ \text { FLG } \end{gathered}$ | $\begin{gathered} \mathrm{LOS}_{3} \\ \mathrm{FLG} \end{gathered}$ | $\begin{gathered} \mathrm{LOS}_{2} \\ \mathrm{FLG} \end{gathered}$ | $\begin{gathered} \text { LOS1_- } \\ \text { FLG } \end{gathered}$ | $\begin{gathered} \text { LOSX } \\ \text { FLG } \end{gathered}$ |
| Type | R | R | R | R/W | R/W | R/W | R/W | R/W |

Reset value $=00011111$

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:5 | Reserved |  |
| 4 | LOS4_FLG | LOS4_FLG. <br> CKIN4 Loss-of-Signal Flag. <br> 0 : Normal operation. <br> 1: Held version of LOS4_INT. Generates active output interrupt if output interrupt pin is enabled (INT_PIN=1) and if not masked by LOS4_MSK bit. Flag cleared by writing location to 0 . |
| 3 | LOS3_FLG | LOS3_FLG. <br> CKIN3 Loss-of-Signal Flag. <br> 0 : Normal operation. <br> 1: Held version of LOS3_INT. Generates active output interrupt if output interrupt pin is enabled (INT_PIN=1) and if not masked by LOS3_MSK bit. Flag cleared by writing location to 0 . |
| 2 | LOS2_FLG | LOS2_FLG. <br> CKIN2 Loss-of-Signal Flag. <br> 0: Normal operation. <br> 1: Held version of LOS2_INT. Generates active output interrupt if output interrupt pin is enabled (INT_PIN=1) and if not masked by LOS2_MSK bit. Flag cleared by writing location to 0 . |
| 1 | LOS1_FLG | LOS1_FLG. <br> CKIN1 Loss-of-Signal Flag. <br> 0 : Normal operation. <br> 1: Held version of LOS1_INT. Generates active output interrupt if output interrupt pin is enabled (INT_PIN=1) and if not masked by LOS1_MSK bit. Flag cleared by writing location to 0 . |
| 0 | LOSX_FLG | LOSX_FLG. <br> External reference (signal on pins $\mathrm{XA} / \mathrm{XB}$ ) Loss-of-Signal Flag. <br> 0 : Normal operation. <br> 1: Held version of LOSX_INT. Generates active output interrupt if output interrupt pin is enabled (INT_PIN=1) and if not masked by LOSX_MSK bit. Flag cleared by writing location to 0 . |

Register 132.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  | ALIGN_ <br> FLG | FOS4_FLG | FOS3_FLG | FOS2_FLG | FOS1_FLG | LOL_FLG | ALIGN_ <br> ERR $[8,8]$ |
| Type | R | R/W | R/W | R/W | R/W | R/W | R/W | R |

Reset value $=00000010$

| Bit | Name | Function |
| :---: | :---: | :--- |
| 7 | Reserved |  |
| 6 | ALIGN_FLG | ALIGN_FLG. <br> Alignment Alarm Flag. <br> 0: Normal operation. <br> 1: Held version of ALIGN_INT. Generates active output interrupt if output interrupt <br> pin is enabled (INT_PIN=1) and if not masked by ALIGN_MSK bit. Flag cleared by <br> writing <br> location to 0. |
| 5 | FOS4_FLG | FOS4_FLG. <br> CLKIN_4 Frequency Offset Flag. <br> 0: Normal operation. <br> $1:$ Held version of FOS4_INT. Generates active output interrupt if output interrupt pin <br> is enabled (INT_PIN=1) and if not masked by FOS4_MSK bit. Flag cleared by writ- <br> ing <br> location to 0. |
| 4 | FOS3_FLG | FOS3_FLG. <br> CLKIN_3 Frequency Offset Flag. <br> 0: Normal operation. <br> $1: ~ H e l d ~ v e r s i o n ~ o f ~ F O S 3 \_I N T . ~ G e n e r a t e s ~ a c t i v e ~ o u t p u t ~ i n t e r r u p t ~ i f ~ o u t p u t ~ i n t e r r u p t ~ p i n ~$ |
| is enabled (INT_PIN=1) and if not masked by FOS3_MSK bit. Flag cleared by writ- |  |  |
| ing |  |  |
| location to 0. |  |  |


| Bit | Name | Function |
| :---: | :---: | :--- |
| 2 | FOS1_FLG | FOS1_FLG. <br> CLKIN_1 Frequency Offset Flag. <br> 0: Normal operation. <br> 1: Held version of FOS1_INT. Generates active output interrupt if output interrupt pin <br> is enabled (INT_PIN = 1) and if not masked by FOS1_MSK bit. Flag cleared by writ- <br> ing <br> location to 0. |
| 1 | LOL_FLG | LOL_FLG. <br> PLL Loss of Lock Flag. <br> 0: PLL locked <br> 1: Held version of LOL_INT. Generates active output interrupt if output interrupt pin <br> is enabled (INT_PIN =1) and if not masked by LOL_MSK bit. Flag cleared by writ- <br> ing <br> location to 0. |
| 0 | ALIGN_ERR [8,8] | ALIGN_ERR [8:0]. <br> Indicates the magnitude of the deviation of the input to output frame sync phase <br> alignment from the ideal value set in the FSYNC_SKEW[16:0] registers. The align- <br> ment error is given in units of tCKOUT_2. <br> If the alignment error exceeds 255 fCKOUT_2 clock cycles, ALIGN_ERR[7:0] limits <br> to its maximum value (11111111). The polarity of the phase deviation (leading or lag- <br> ging) is given by the ALIGN_ERR[8] bit. <br> 00000000=0 <br> 1111111=255 |

## Register 133.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | D0 |  |  |
| :---: | :---: |
| Name | ALIGN_ERR [7:0] |
| Type | R |

Reset value $=00000000$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| 7:0 | ALIGN_ERR [7:0] | ALIGN_ERR [7:0]. <br> See Register 132. |  |

Register 134.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | D0 |  |  |
| :---: | :---: |
| Name | PARTNUM_RO [11:4] |
| Type | R |

Reset value $=00000100$

| Bit | Name | Function |  |
| :---: | :---: | :--- | :--- |
| $7: 0$ | PARTNUM_RO [11:4] | PARTNUM_RO [11:4]. <br> Device ID: <br> 0000 0100 0100'b=Si5368 |  |

## Register 135.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | PARTNUM_RO [3:0] |  |  |  | REVID_RO [3:0] |  |  |  |
| Type | R |  |  |  | R |  |  |  |

Reset value $=01000010$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 4$ | PARTNUM_RO [3:0] | PARTNUM_RO [3:0]. <br> See Register 134. |
| $3: 0$ | REVID_RO [3:0] | REVID_RO [3:0]. <br> Indicates revision number of device. <br>  |
|  |  | 0000: Revision A <br> 0001: Revision B <br> 0010: Revision C <br> Other codes: Reserved |

Register 136.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | RST_REG | ICAL |  |  |  |  |  |  |
| Type | R/W | R/W | $R$ | $R$ | $R$ | $R$ | $R$ | $R$ |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :--- |
| 7 | RST_REG | RST_REG. <br> Internal Reset. <br> 0: Normal operation. <br> 1: Reset of all internal logic. Outputs tristated or disabled during reset. |
| 6 | ICAL | ICAL. <br> Start an Internal Calibration Sequence. <br> For proper operation, the device must go through an internal calibration sequence. ICAL <br> is a self-clearing bit. Writing a one to this location initiates an ICAL. The calibration is <br> complete once the LOL alarm goes low. A valid stable clock (within 100 ppm) must be <br> present to begin ICAL. <br> Note: Any divider, CLKINn_RATE or BWSEL_REG changes require an ICAL to take effect. <br> Changes in SFOUTn_REG, PD_CKn, or DSBLn_REG will cause a random change in skew <br> until an ICAL is completed. |
| 0: Normal operation. |  |  |
| 1: Writing a "1" initiates internal self-calibration. Upon completion of internal self- |  |  |
| calibration, ICAL is internally reset to zero. |  |  |

Register 138.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  |  | LOS4_EN <br> $[1: 1]$ | LOS3_EN <br> $[1: 1]$ | LOS2_EN <br> $[1: 1]$ | LOS1_EN <br> $[1: 1]$ |
| Type | $R$ | $R$ | $R$ | $R$ | $R / W$ | $R / W$ | $R / W$ | $R / W$ |

Reset value = 00001111

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:4 | Reserved |  |
| 3 | LOS4_EN [1:0] | LOS4_EN [1:0]. <br> Note: LOS1_EN is split between two registers. <br> 00: Disable LOS monitoring. <br> 01: Reserved. <br> 10: Enable LOSA monitoring. <br> 11: Enable LOS monitoring. <br> LOSA is a slower and less sensitive version of LOS. See the Family Reference Manual for details. |
| 2 | LOS3_EN [1:0] | LOS3_EN [1:0]. <br> Note: LOS1_EN is split between two registers. <br> 00: Disable LOS monitoring. <br> 01: Reserved. <br> 10: Enable LOSA monitoring. <br> 11: Enable LOS monitoring. <br> LOSA is a slower and less sensitive version of LOS. See the Family Reference Manual for details. |
| 1 | LOS2_EN [1:0] | LOS2_EN [1:0]. <br> Note: LOS1_EN is split between two registers. <br> 00: Disable LOS monitoring. <br> 01: Reserved. <br> 10: Enable LOSA monitoring. <br> 11: Enable LOS monitoring. <br> LOSA is a slower and less sensitive version of LOS. See the Family Reference Manual for details. |
| 0 | LOS1_EN [1:0] | LOS1_EN [1:0]. <br> Note: LOS1_EN is split between two registers. <br> 00: Disable LOS monitoring. <br> 01: Reserved. <br> 10: Enable LOSA monitoring. <br> 11: Enable LOS monitoring. <br> LOSA is a slower and less sensitive version of LOS. See the Family Reference Manual for details. |

Register 139.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | LOS4_EN <br> $[0: 0]$ | LOS3_EN <br> $[0: 0]$ | LOS2_EN <br> $[0: 0]$ | LOS1_EN <br> $[0: 0]$ | FOS4_EN | FOS3_EN | FOS2_EN | FOS1_EN |
| Type | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

Reset value = 11111111

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7 | LOS4_EN [0:0] | LOS4_EN [0:0]. <br> Enable CKIN1 LOS Monitoring on the Specified Input (1 of 2). <br> Note: LOS1_EN is split between two registers. <br> 00: Disable LOS monitoring. <br> 01: Reserved. <br> 10: Enable LOSA monitoring. <br> 11: Enable LOS monitoring. <br> LOSA is a slower and less sensitive version of LOS. See the family reference manual for details. |
| 6 | LOS3_EN [0:0] | LOS3_EN [0:0]. <br> Enable CKIN1 LOS Monitoring on the Specified Input (1 of 2). <br> Note: LOS1_EN is split between two registers. <br> 00: Disable LOS monitoring. <br> 01: Reserved. <br> 10: Enable LOSA monitoring. <br> 11: Enable LOS monitoring. <br> LOSA is a slower and less sensitive version of LOS. See the family reference manual for details. |
| 5 | LOS2_EN [0:0] | LOS2_EN. <br> Enable CKIN1 LOS Monitoring on the Specified Input (1 of 2). <br> Note: LOS1_EN is split between two registers. <br> 00: Disable LOS monitoring. <br> 01: Reserved. <br> 10: Enable LOSA monitoring. <br> 11: Enable LOS monitoring. <br> LOSA is a slower and less sensitive version of LOS. See the family reference manual for details. |
| 4 | LOS1_EN [0:0] | LOS1_EN [0:0]. <br> Enable CKIN1 LOS Monitoring on the Specified Input (1 of 2). <br> Note: LOS1_EN is split between two registers. <br> 00: Disable LOS monitoring. <br> 01: Reserved. <br> 10: Enable LOSA monitoring. <br> 11: Enable LOS monitoring. <br> LOSA is a slower and less sensitive version of LOS. See the family reference manual for details. |


| Bit | Name | Function |
| :---: | :---: | :--- |
| 3 | FOS4_EN | FOS4_EN. <br> Enables FOS on a Per Channel Basis. <br> 0: Disable FOS monitoring. <br> 1: Enable FOS monitoring. |
| 2 | FOS3_EN | FOS3_EN. <br> Enables FOS on a Per Channel Basis. <br> 0: Disable FOS monitoring. <br> 1: Enable FOS monitoring. |
| 1 | FOS2_EN | FOS2_EN. <br> Enables FOS on a Per Channel Basis. <br> 0: Disable FOS monitoring. <br> $1:$ Enable FOS monitoring. |
| 0 | FOS1_EN | FOS1_EN. <br> Enables FOS on a Per Channel Basis. <br> 0: Disable FOS monitoring. <br> $1:$ Enable FOS monitoring. |

## Register 140.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | D0 | INDEPENDENTSKEW1 [7:0] |
| :---: |
| Name |
| Type |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 0$ | INDEPEND-ENTSKEW1 [7:0] | INDEPENDENTSKEW1 [7:0]. <br> 8 bit field that represents a twos complement of the phase offset in <br> terms of clocks from the high speed output divider. |

Register 141.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | D0 |  |  |  |  |  |  |
| Type | INDEPENDENTSKEW2 [7:0] |  |  |  |  |  |  |

Reset value $=00000001$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 0$ | INDEPEND-ENTSKEW2 [7:0] | INDEPENDENTSKEW2 [7:0]. <br> 8 bit field that represents a twos complement of the phase offset in <br> terms of clocks from the high speed output divider. |

Register 142.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  |  |  |  |  |  |
| Type | INDEPENDENTSKEW3 [7:0] |  |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 0$ | INDEPEND-ENTSKEW3 [7:0] | INDEPENDENTSKEW3 [7:0]. <br> 8 bit field that represents a twos complement of the phase offset in terms <br> of clocks from the high speed output divider. |

Register 143.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | D0 |  |  |  |  |  |  |
| Type | RDEPENDENTSKEW4 [7:0] |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 0$ | INDEPEND-ENTSKEW4 [7:0] | INDEPENDENTSKEW4 [7:0]. <br> 8 bit field that represents a twos complement of the phase offset in terms <br> of clocks from the high speed output divider. |

## Register 144.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | D0 |  |  |  |  |  |  |
| Type | INDEPENDENTSKEW5 [7:0] |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 0$ | INDEPEND-ENTSKEW5 [7:0] | INDEPENDENTSKEW5 [7:0]. <br> 8 bit field that represents a twos complement of the phase offset in <br> terms of clocks from the high speed output divider when <br> CK_CONFIG $=0$. |

Table 9. CKOUT_ALWAYS_ON and SQICAL Truth Table

| CKOUT_ALWAYS_ON | SQICAL | Results | Output to Output Skew <br> Preserved? |
| :---: | :---: | :--- | :---: |
| 0 | 0 | CKOUT OFF until after the first ICAL | N |
| 0 | 1 | CKOUT OFF until after the first successful <br> ICAL (i.e., when LOL is low) | Y |
| 1 | 0 | CKOUT always ON, including during an ICAL | N |
| 1 | 1 | CKOUT always ON, including during an ICAL | Y |

Table 10 lists all of the register locations that should be followed by an ICAL after their contents are changed.

Table 10. Register Locations Requiring ICAL

| Address | Register |
| :---: | :---: |
| 0 | BYPASS_REG |
| 0 | CKOUT_ALWAYS_ON |
| 1 | CK_PRIOR4 |
| 1 | CK_PRIOR3 |
| 1 | CK_PRIOR2 |
| 1 | CK_PRIOR1 |
| 2 | BWSEL_REG |
| 4 | HIST_DEL |
| 5 | ICMOS |
| 7 | FOSREFSEL |
| 9 | HIST_AVG |
| 10 | DSBL5_REG |
| 10 | DSBL4_REG |
| 10 | DSBL3_REG |
| 10 | DSBL2_REG |
| 10 | DSBL1_REG |
| 11 | PD_CK2 |
| 11 | PD_CK1 |
| 19 | FOS_EN |
| 19 | FOS_THR |
| 19 | VALTIME |
| 19 | LOCKT |
| 21 | INCDEC_PIN |
| 25 | N1_HS |
| 26 | NC1_LS |
| 28 | NC2_LS |
| 31 | NC3_LS |
| 34 | NC4_LS |
| 37 | NC5_LS |
| 40 | N2_HS |
| 40 | N2_LS |
| 43 | N31 |
| 46 | N32 |
| 49 | N33 |
| 51 | N34 |
| 55 | CLKIN2RATE |
| 55 | CLKIN1RATE |
| 56 | CLKIN4RATE |
| 56 | CLKIN3RATE |

## 7. Pin Descriptions: Si5368



Table 11. Si5368 Pin Descriptions

| Pin \# | Pin Name | 1/0 | Signal Level | Description |
| :---: | :---: | :---: | :---: | :---: |
| $1,2,4,20$, <br> $22,23,24$, <br> $25,37,47$, <br> $48,50,51$, <br> $52,53,56$, <br> $66,67,72$, <br> $73,74,75$, <br> $80,85,95$ | NC |  |  | No Connect. <br> These pins must be left unconnected for normal operation. |
| 3 | $\overline{\mathrm{RST}}$ | I | LVCMOS | External Reset. <br> Active low input that performs external hardware reset of device. Resets all internal logic to a known state and forces the device registers to their default value. Clock outputs are disabled during reset. The part must be programmed after a reset or power-on to get a clock output. See Family Reference Manual for details. <br> This pin has a weak pull-up. |
| $\begin{gathered} \hline 5,6,15,27, \\ 62,63,76, \\ 79,81,84, \\ 86,89,91, \\ 94,96,99, \\ 100 \end{gathered}$ | $\mathrm{V}_{\text {DD }}$ | Vdd | Supply | $\mathrm{V}_{\mathrm{DD}}$. <br> The device operates from a $1.8,2.5$, or 3.3 V supply. Bypass capacitors should be associated with the following $V_{D D}$ pins: |
| $\begin{gathered} \hline 7,8,14,18, \\ 19,26,28, \\ 31,33,36, \\ 38,41,43, \\ 46,64,65 \end{gathered}$ | GND | GND | Supply | Ground. <br> This pin must be connected to system ground. Minimize the ground path impedance for optimal performance. |
| 9 | C1B | O | LVCMOS | CKIN1 Invalid Indicator. <br> This pin performs the CK1_BAD function if $C K 1 \_B A D \_P I N=1$ and is tristated if $C K 1 \_B A D \_P I N=0$. Active polarity is controlled by $C K \_B A D \_P O L$. <br> $0=$ No alarm on CKIN1. <br> 1 = Alarm on CKIN1. |
| 10 | C2B | O | LVCMOS | CKIN2 Invalid Indicator. <br> This pin performs the CK2_BAD function if $C K 2 \_B A D \_P I N=1$ and is tristated if $C K 2 \_B A D \_P I N=0$. Active polarity is controlled by $C K \_B A D \_P O L$. <br> $0=$ No alarm on CKIN2. <br> 1 = Alarm on CKIN2. |
| Note: Internal register names are indicated by underlined italics, e.g. INT_PIN. See Si5368 Register Map. |  |  |  |  |

Table 11. Si5368 Pin Descriptions (Continued)


Note: Internal register names are indicated by underlined italics, e.g. INT_PIN. See Si5368 Register Map.

Table 11. Si5368 Pin Descriptions (Continued)

| Pin \# | Pin Name | I/O | Signal Level | Description |
| :---: | :---: | :---: | :---: | :---: |
| 21 | FS_ALIGN | I | LVCMOS | FSYNC Alignment Control. <br> If $F S Y N C \_A L I G N \_P I N=1$ and CK_CONFIG $=1$, a logic high on this pin causes the FS_OUT phase to be realigned to the rising edge of the currently active input sync (CKIN_3 or CKIN_4). If $\operatorname{FSYNC}$ _ALIGN_PIN $=0$, this pin is ignored and the FSYNC_ALIGN_REG bit performs this function. <br> $0=$ No realignment. <br> 1 = Realign. <br> This pin has a weak pull-down. |
| $\begin{aligned} & 29 \\ & 30 \end{aligned}$ | CKIN4+ CKIN4- | I | MULTI | Clock Input 4. <br> Differential clock input. This input can also be driven with a sin-gle-ended signal. CKIN4 serves as the frame sync input associated with the CKIN2 clock when CK_CONFIG_REG $=1$. |
| $\begin{aligned} & 32 \\ & 42 \end{aligned}$ | RATE0 RATE1 | I | 3-Level | External Crystal or Reference Clock Rate. <br> Three level inputs that select the type and rate of external crystal or reference clock to be applied to the XA/XB port. Refer to the Family Reference Manual for settings. These pins have both a weak pull-up and a weak pull-down; they default to $M$. |
| $\begin{aligned} & 34 \\ & 35 \end{aligned}$ | CKIN2+ CKIN2- | I | MULTI | Clock Input 2. Differential input clock. This input can also be driven with a sin-gle-ended signal. |
| $\begin{aligned} & 39 \\ & 40 \end{aligned}$ | CKIN3+ CKIN3- | I | MULTI | Clock Input 3. <br> Differential clock input. This input can also be driven with a sin-gle-ended signal. CKIN3 serves as the frame sync input associated with the CKIN1 clock when CK_CONFIG_REG $=1$. |
| $\begin{aligned} & 44 \\ & 45 \end{aligned}$ | CKIN1+ CKIN1- | I | MULTI | Clock Input 1. Differential clock input. This input can also be driven with a sin-gle-ended signal. |
| 49 | LOL | 0 | LVCMOS | PLL Loss of Lock Indicator. <br> This pin functions as the active high PLL loss of lock indicator if the LOL_PIN register bit is set to one. <br> $0=$ PLL locked. <br> 1 = PLL unlocked. <br> If LOL_PIN $=0$, this pin will tristate. <br> Active polarity is controlled by the LOL_POL bit. The PLL lock status will always be reflected in the LOL_INT read only register bit. |
| Note: Internal register names are indicated by underlined italics, e.g. INT_PIN. See Si5368 Register Map. |  |  |  |  |

Table 11. Si5368 Pin Descriptions (Continued)

| Pin \# | Pin Name | I/O | Signal Level | Description |
| :---: | :---: | :---: | :---: | :--- |
| 54 | DEC | I | LVCMOS | Coarse Latency Decrement. <br> A pulse on this pin decreases the input to output device latency <br> by 1/fOSC (approximately 200 ps). Detailed operations and tim- <br> ing characteristics for this pin may be found in the Any-Fre- <br> quency Precision Clock Family Reference Manual. There is no <br> limit on the range of latency adjustment by this method. Pin con- <br> trol is enabled by setting INCDEC_PIN =1 (default). <br> If INCDEC_PIN = 0, this pin is ignored and coarse output <br> latency is controlled via the CLAT register. <br> If both INC and DEC are tied high, phase buildout is disabled <br> and the device maintains a fixed-phase relationship between <br> the selected input clock and the output clock during an input <br> clock switch. Detailed operations and timing characteristics for <br> these pins may be found in the Any-Frequency Precision Clock <br> Family Reference Manual. <br> This pin has a weak pull-down. |
| 55 |  |  |  |  |

Table 11. Si5368 Pin Descriptions (Continued)

| Pin \# | Pin Name | 1/O | Signal Level | Description |
| :---: | :---: | :---: | :---: | :---: |
| 60 | SCL | I | LVCMOS | Serial Clock. <br> This pin functions as the serial port clock input for both SPI and $1^{2} \mathrm{C}$ modes. <br> This pin has a weak pull-down. |
| 61 | SDA_SDO | I/O | LVCMOS | Serial Data. <br> In $I^{2} \mathrm{C}$ microprocessor control mode (CMODE $=0$ ), this pin functions as the bidirectional serial data port. In SPI microprocessor control mode (CMODE $=1$ ), this pin functions as the serial data output. |
| $\begin{aligned} & 68 \\ & 69 \end{aligned}$ | $\begin{aligned} & \text { A0 } \\ & \text { A1 } \end{aligned}$ | I | LVCMOS | Serial Port Address. <br> In $I^{2} \mathrm{C}$ microprocessor control mode ( $\mathrm{CMODE}=0$ ), these pins function as hardware controlled address bits. The $I^{2} \mathrm{C}$ address is 1101 [A2] [A1] [A0]. In SPI microprocessor control mode (CMODE = 1), these pins are ignored. <br> This pin has a weak pull-down. |
| 70 | A2_SS | I | LVCMOS | Serial Port Address/Slave Select. <br> In $I^{2} \mathrm{C}$ microprocessor control mode (CMODE $=0$ ), this pin functions as a hardware controlled address bit [A2]. <br> In SPI microprocessor control mode (CMODE = 1), this pin functions as the slave select input. <br> This pin has a weak pull-down. |
| 71 | SDI | I | LVCMOS | Serial Data In. <br> In SPI microprocessor control mode (CMODE = 1), this pin functions as the serial data input. <br> In $I^{2} \mathrm{C}$ microprocessor control mode (CMODE $=0$ ), this pin is ignored. <br> This pin has a weak pull-down. |
| $\begin{aligned} & \hline 77 \\ & 78 \end{aligned}$ | CKOUT3+ CKOUT3- | O | MULTI | Clock Output 3. <br> Differential clock output. Output signal format is selected by SFOUT3_REG register bits. Output is differential for LVPECL, LVDS, and CML compatible modes. For CMOS format, both output pins drive identical single-ended clock outputs. |
| $\begin{aligned} & 82 \\ & 83 \end{aligned}$ | CKOUT1CKOUT1+ | O | MULTI | Clock Output 1. <br> Differential clock output. Output signal format is selected by SFOUT1_REG register bits. Output is differential for LVPECL, LVDS, and CML compatible modes. For CMOS format, both output pins drive identical single-ended clock outputs. |
| $\begin{aligned} & 87 \\ & 88 \end{aligned}$ | $\begin{aligned} & \text { FS_OUT- } \\ & \text { FS_OUT+ } \end{aligned}$ | O | MULTI | Frame Sync Output. <br> Differential frame sync output or fifth high-speed clock output. Output signal format is selected by SFOUT_FSYNC_REG register bits. Output is differential for LVPECL, LVDS, and CML compatible modes. For CMOS format, both output pins drive identical single-ended clock outputs. Duty cycle and active polarity are controlled by FSYNC_PW and FSYNC_POL bits, respectively. Detailed operations and timing characteristics for these pins may be found in the Any-Frequency Precision Clock Family Reference Manual. |

Note: Internal register names are indicated by underlined italics, e.g. INT_PIN. See Si5368 Register Map.

Si5368
Table 11. Si5368 Pin Descriptions (Continued)

| Pin \# | Pin Name | I/O | Signal Level | Description |
| :---: | :---: | :---: | :---: | :--- |
| 90 | CMODE | I | LVCMOS | Control Mode. <br> Selects I 2 or SPI control mode for the device. <br> 0= $I^{2} C$ Control Mode. <br> $1=$ SPI Control Mode. <br> This pin must be tied high or low. |
| 92 | CKOUT2+ <br> CKOUT2- | O | MULTI | Clock Output 2. <br> Differential clock output. Output signal format is selected by <br> SFOUT2_REG register bits. Output is differential for LVPECL, <br> LVDS, and CML compatible modes. For CMOS format, both <br> output pins drive identical single-ended clock outputs. |
| 93 | CKOUT4- <br> CKOUT4+ | O | MULTI | Clock Output 4. <br> Differential clock output. Output signal format is selected by <br> SFOUT4_REG register bits. Output is differential for LVPECL, <br> LVDS, and CML compatible modes. For CMOS format, both <br> output pins drive identical single-ended clock outputs. |
| GND PAD | GND PAD | GND | Supply | Ground Pad. <br> The ground pad must provide a low thermal and electrical <br> impedance to a ground plane. |
| Note: Internal register names are indicated by underlined italics, e.g. INT_PIN. See Si5368 Register Map. |  |  |  |  |

## 8. Ordering Guide

| Ordering Part <br> Number | Output Clock <br> Frequency Range | Package | ROHS6, <br> Pb-Free | Temperature Range |
| :---: | :---: | :---: | :---: | :---: |
| Si5368A-C-GQ | $2 \mathrm{kHz}-945 \mathrm{MHz}$ <br> $970-1134 \mathrm{MHz}$ <br> $1.213-1.417 \mathrm{GHz}$ | $100-$-Pin $14 \times 14 \mathrm{~mm}$ TQFP | Yes | -40 to $85^{\circ} \mathrm{C}$ |
| Si5368B-C-GQ | $2 \mathrm{kHz}-808 \mathrm{MHz}$ | $100-$ Pin $14 \times 14 \mathrm{~mm}$ TQFP | Yes | -40 to $85^{\circ} \mathrm{C}$ |
| Si5368C-C-GQ | $2 \mathrm{kHz}-346 \mathrm{MHz}$ | $100-$ Pin $14 \times 14 \mathrm{~mm}$ TQFP | Yes | -40 to $85^{\circ} \mathrm{C}$ |
| Note: Add an R at the end of the device to denote tape and reel options (for example, Si5368-C-GMR). |  |  |  |  |

## 9. Package Outline: 100 -Pin TQFP

Figure 6 illustrates the package details for the Si 5368 . Table 12 lists the values for the dimensions shown in the illustration.



SECTIDN A-A


SECTIDN B-B

Figure 6. 100-Pin Thin Quad Flat Package (TQFP)
Table 12. 100-Pin Package Diagram Dimensions

| Dimension | Min | Nom | Max | Dimension | Min | Nom | Max |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | - | - | 1.20 | E | 16.00 BSC. |  |  |
| A1 | 0.05 | - | 0.15 | E1 | 14.00 BSC. |  |  |
| A2 | 0.95 | 1.00 | 1.05 | E2 | 3.85 | 4.00 | 4.15 |
| b | 0.17 | 0.22 | 0.27 | L | 0.45 | 0.60 | 0.75 |
| c | 0.09 | - | 0.20 | aaa | - | - | 0.20 |
| D | 16.00 BSC. |  |  | bbb | - | - | 0.20 |
| D1 | 14.00 BSC. |  |  | ccc | - | - | 0.08 |
| D2 | 3.85 | 4.00 | 4.15 | ddd | - | - | 0.08 |
| e | 0.50 BSC. |  |  | $\theta$ | $0^{\circ}$ | $3.5^{\circ}$ | $7^{\circ}$ |

## Notes:

1. All dimensions shown are in millimeters $(\mathrm{mm})$ unless otherwise noted.
2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
3. This package outline conforms to JEDEC MS-026, variant AED-HD.
4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components.

## 10. Recommended PCB Layout



Figure 7. PCB Land Pattern Diagram

Table 13. PCB Land Pattern Dimensions

| Dimension | MIN | MAX |
| :---: | :---: | :---: |
| e | 0.50 BSC . |  |
| E | 15.40 REF. |  |
| D | 15.40 REF. |  |
| E2 | 3.90 | 4.10 |
| D2 | 3.90 | 4.10 |
| GE | 13.90 | - |
| GD | 13.90 | - |
| X | - | 0.30 |
| Y | 1.50 REF. |  |
| ZE | - | 16.90 |
| ZD | - | 16.90 |
| R1 | 0.15 REF |  |
| R2 | - | 1.00 |

## Notes:

## General

1. All dimensions shown are in millimeters (mm) unless otherwise noted.
2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification.
3. This Land Pattern Design is based on IPC-7351 guidelines.
4. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm .

## Solder Mask Design

5. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be $60 \mu \mathrm{~m}$ minimum, all the way around the pad.
Stencil Design
6. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
7. The stencil thickness should be 0.125 mm ( 5 mils).
8. The ratio of stencil aperture to land pad size should be $1: 1$ for the perimeter pads.
9. A $4 \times 4$ array of 0.80 mm square openings on 1.05 mm pitch should be used for the center ground pad.
Card Assembly
10. A No-Clean, Type-3 solder paste is recommended.
11. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

## 11. Top Marking: 100-Pin TQFP

### 11.1. Si5368 Top Marking



### 11.2. Top Marking Explanation

| Mark Method: | Laser |  |
| :---: | :---: | :---: |
| Logo Size: | $9.2 \times 3.1 \mathrm{~mm}$ <br> Center-Justified |  |
| Font Size: | 3.0 Point ( 1.07 mm ) Right-Justified |  |
| Line 1 Marking: | Device Part Number | X = Speed Grade <br> See "7. Pin Descriptions: Si5368" on page 79. |
| Line 2 Marking: | $\begin{gathered} \mathrm{YY}=\text { Year } \\ \text { WW = Workweek } \\ \mathrm{R}=\text { Die Revision } \end{gathered}$ | Assigned by the Assembly Supplier. Corresponds to the year and workweek of the mold date. |
|  | TTTTT = Mfg Code | Manufacturing Code |
| Line 3 Marking: | Circle $=1.8 \mathrm{~mm}$ Diameter Center-Justified | "e3" Pb-Free Symbol |
|  | Country of Origin ISO Code Abbreviation |  |

## Document Change list

## Revision 0.1 to Revision 0.2

- Changed LVTTL to LVCMOS in Table 9, "Absolute Maximum Ratings," on page 18.
- Updated Figure 4 and Figure 5 on page 19.
- Updated " 5 . Register Map".
- Added RATEO to pin description. By changing RATE[1:0] the part can emulate a Si5367.
- Changed $X A / X B$ pin description to support both differential and single ended external REFCLK.


## Revision 0.2 to Revision 0.3

- Added Figure on p... 8 .
- Updated Figure 4, "Si5368 Typical Application Circuit ( ${ }^{2}$ C Control Mode)," and Figure 5, "Si5368 Typical Application Circuit (SPI Control Mode)," on page 19 to show INC and DEC.
- Updated " 5 . Register Map".
- Changed font of register names to underlined italics.
- Updated "7. Pin Descriptions: Si5368" on page 79.
- Added "10. Recommended PCB Layout".


## Revision 0.3 to Revision 0.4

- Changed $\mathrm{V}_{\mathrm{DD}}$ specification for 1.8 V .
- Updated Table 8 on page 16.
- Updated Table 9 on page 18.
- Added table under Figure on page 8.
- Updated "4. Functional Description" on page 20.
- Clarified " 5 . Register Map" on page 22 including correcting pin assignments for RATE0 and RATE1.


## Revision 0.4 to Revision 0.41

- Added register map.
- Added 3.3 V operation.
- Removed some TBDs from the AC specifications.


## Revision 0.41 to Revision 1.0

- Expanded spec tables.
- Added device top mark drawing.
- Changed "any-rate" to "any-frequency" throughout.
- Added No Bypass mode with CMOS outputs.
- Minor updates to Table 2 on page 4 and Table 6 on page 14.
- Removed "2. Typical Phase Noise Performance".
- Updated "4. Functional Description" on page 20.
- Revised "5. Register Map" on page 22.
- Revised "11. Top Marking: 100-Pin TQFP" on page 90.



## Disclaimer

Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are not designed or authorized for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons.

## Trademark Information

 EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadioPRO®, Gecko®, ISOmodem®, Precision $32 ®$, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress® and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders.


Silicon Laboratories Inc.
400 West Cesar Chavez
Austin, TX 78701
USA

